# 4.5-V to 18-V Input, High Current, Synchronous Step Down Three DC-DC Converter with Integrated FET and 2 Power Switches 

Check for Samples: TPS65288

## FEATURES

- Wide Input Supply Voltage Range: 4.5 V-18 V
- 0.8-V, 1\% Accuracy Reference
- Continuous Loading:

3 A (Buck1), 2 A (Buck2 and 3)

- Maximum Current: 3.5 A (Buck 1), 2.5 A (Buck2 and 3)
- 300-kHz - 2.2-MHz Switching Frequency Set By External Resistor
- External Enable Pins With Built-In Current Source for Easy Sequencing
- External Soft Start Pins
- Adjustable Cycle-by-Cycle Current Limit Set by External Resistor
- Current-Mode Control With Simple Compensation Circuit
- Pulse Skipping Mode to Achieve High Light Load Efficiency, Allowing for an Output Ripple Better than 2\%
- Forced PWM Mode
- Support Pre-Biased Outputs
- Power Good Supervisor and Reset Generator
- 2 USB Power Switches current limiting at typical 1.2A (0.8/1.0/1.4/1.6/1.8/2.0/2.2A Available with Manufacture Trim Options)
- Small, Thermally Efficient 40-Pin 6-mm x 6-mm RHA (QFN) package
- $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ Junction Temperature Range


## DESCRIPTION/ORDERING INFORMATION

TPS65288 is a power management IC with three step-down buck converters. Both high-side and low-side MOSFETs are integrated to provide fully synchronous conversion with higher efficiency. The converters are designed to simplify its application while giving the designer the option to optimize their usage according to the target application.
The converters can operate in $5-$ - $9-$, 12 - or $15-\mathrm{V}$ systems. The output voltage can be set externally using a resistor divider to any value between 0.8 V and the input supply minus the resistive drops on the converter path. Each converter features enable pin that allows a delayed start-up for sequencing purposes, soft start pin that allows adjustable soft-start time by choosing the soft-start capacitor, and a current limit (RLIM) pin that enables designer to adjust current limit by selecting an external resistor and optimize the choice of inductor. All converters operate in 'hiccup mode': Once an over-current lasting more than 10 ms is sensed in any of the converters, they will shut down for 10 ms and then the start-up sequencing will be tried again. If the overload has been removed, the converter will ramp up and operate normally. If this is not the case the converter will see another over-current event and shuts down again repeating the cycle (hiccup) until the failure is cleared. If an overload condition lasts for less than 10 ms , only the relevant converter affected will shut-down and re-start and no global hiccup mode will occur.

The switching frequency of the converters is set by an external resistor connected to ROSC pin. The switching regulators are designed to operate from 300 kHz to 2.2 MHz . The converters operate with $180^{\circ}$ phase between then to minimize the input filter requirements. All converters have peak current mode control which simplifies external frequency compensation.

The device has a built-in slope compensation ramp. The slope compensation can prevent sub harmonic oscillations in peak current mode control. A traditional type II compensation network can stabilize the system and achieve fast transient response. Moreover, an optional capacitor in parallel with the upper resistor of the feedback divider provides one more zero and makes the crossover frequency over 100 kHz .

All converters feature an automatic low power pulse skipping mode (PSM) which improves efficiency during light loads and standby operation, while guaranteeing a very low output ripple, allowing for a value of less than $2 \%$ at low output voltages.

The device incorporates an overvoltage transient protection circuit to minimize voltage overshoot. The OVP feature minimizes the output overshoot by implementing a circuit to compare the FB pin voltage to OVP threshold which is $106 \%$ of the internal voltage reference. If the FB pin voltage is greater than the OVTP threshold, the high side MOSFET is disabled preventing current from flowing to the output and minimizing output overshoot. When the FB voltage drops lower than the OVP lower threshold which is $104 \%$, the high side MOSFET is allowed to turn on the next clock cycle.
TPS65288 features a supervisor circuit which monitors each buck's output and the PGOOD pin is asserted once sequencing is done. The PGOOD pin is an open drain output. The PGOOD pin is pulled low when any buck converter is pulled below $85 \%$ of the nominal output voltage. The PGOOD is pulled up when all converter outputs are more than $90 \%$ of its nominal output voltage. The default reset time is 100 ms . The polarity of the PGOOD is active high.
The 2 USB switches provide up to 1.2A of current as required by downstream USB devices. When the output load exceeds the current-limit threshold or a short is present, the PMU limits the output current to a safe level by switching into a constant-current mode and pulling the over current logic output low. When continuous heavy overloads or short circuits increase the power dissipation in the switch, causing the junction temperature to rise, a thermal warning protection circuit shuts off the USB switch and allows the buck converters to carry on operating.

The device implements an internal thermal shutdown to protect itself if the junction temperature exceeds $160^{\circ} \mathrm{C}$. The thermal shutdown forces the device to stop operating when the junction temperature exceeds thermal trip threshold. Once the die temperature decreases below $140^{\circ} \mathrm{C}$, the device reinitiates the power up sequence. The thermal shutdown hysteresis is $20^{\circ} \mathrm{C}$.

ORDERING INFORMATION ${ }^{(1)}$

| $\mathbf{T}_{\mathbf{A}}$ | PACKAGE | (2) | PART NUMBER | TOP-SIDE MARKING |
| :---: | :---: | :---: | :---: | :---: |
| $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | $40-\mathrm{Pin}(\mathrm{QFN})-$ RHA | Reel of 2500 | TPS65288RHAR | TPS65288 |

(1) For the most current packaging and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

TPS65288

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

FUNCTIONAL BLOCK DIAGRAM


## TYPICAL APPLICATION



PIN OUT


## TERMINAL FUNCTIONS

| NAME | NO. | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| RLIM3 | 1 | I | Current limit setting for Buck3. Fit a resistor from this pin to ground to set the peak current limit on the output inductor. |
| SS3 | 2 | I | Soft start pin for Buck3. Fit a small ceramic capacitor to this pin to set the converter soft start time. |
| COMP3 | 3 | O | Compensation for Buck3. Fit a series RC circuit to this pin to complete the compensation circuit of this converter. |
| FB3 | 4 | I | Feedback pin for Buck3. Connect a divider set to 0.8 V from the output of the converter to ground. |
| USB2_EN | 5 | 1 | Enable input, high turns on the switch |
| ROSC | 6 | I | Oscillator set. This resistor sets the frequency of internal autonomous clock. |
| FB1 | 7 | I | Feedback pin for Buck1. Connect a divider set to 0.8 V from the output of the converter to ground. |
| COMP1 | 8 | O | Compensation pin for Buck1. Fit a series RC circuit to this pin to complete the compensation circuit of this converter. |
| SS1 | 9 | I | Soft-start pin for Buck1. Fit a small ceramic capacitor to this pin to set the converter soft-start time. |
| RLIM1 | 10 | I | Current limit setting pin for Buck1. Fit a resistor from this pin to ground to set the peak current limit on the output inductor. |
| EN1 | 11 | I | Enable pin for Buck1. A high signal on this pin enables the regulator Buck. For a delayed start-up add a small ceramic capacitor from this pin to ground. |
| BST1 | 12 |  | Bootstrap capacitor for Buck1. Fit a 47-nF ceramic capacitor from this pin to the switching node. |
| VIN1 | 13 | I | Input supply for Buck1. Fit a $10-\mu \mathrm{F}$ ceramic capacitor close to this pin. |
| LX1 | 14, 15 | O | Switching node for Buck1 |
| LX2 | 16, 17 | O | Switching node for Buck2 |
| VIN2 | 18 | 1 | Input supply for Buck2. Fit a 10- F F ceramic capacitor close to this pin. |
| BST2 | 19 |  | Bootstrap capacitor for Buck2. Fit a 47-nF ceramic capacitor from this pin to the switching node. |
| EN2 | 20 | 1 | Enable pin for Buck2. A high signal on this pin enables the regulator. For a delayed start-up add a small ceramic capacitor from this pin to ground. |
| RLIM2 | 21 | 1 | Current limit setting pin for Buck2. Fit a resistor from this pin to ground to set the peak current limit on the output inductor. |
| SS2 | 22 | I | Soft-start pin for Buck2. Fit a small ceramic capacitor to this pin to set the converter soft-start time. |
| COMP2 | 23 | O | Compensation pin for Buck2. Fit a series RC circuit to this pin to complete the compensation circuit of this converter. |
| FB2 | 24 | 1 | Feedback input for Buck2. Connect a divider set to 0.8 V from the output of the converter to ground. |
| F_PWM | 25 | I | Forces PWM operation in all converters when set high. If low converters will operate in automatic PFM/PWM mode. |
| USB2_nFAULT | 26 | O | USB2 fault flag output, open drain, active low. Asserted when over current or over temperature condition is detected in the switch. |
| PGOOD | 27 | O | Power good. Open drain output asserted low after all converters and sequenced and within regulation. Polarity is factory selectable (active high default). |
| V7V | 28 | O | Internal supply. Connect a $4.7-\mu \mathrm{F}$ to $10-\mu \mathrm{F}$ ceramic capacitor from this pin to ground. |
| V3V | 29 | O | Internal supply. Connect a $3.3-\mu \mathrm{F}$ to $10-\mu \mathrm{F}$ ceramic capacitor from this pin to ground. |
| USB2_VO | 30 | O | USB switch output |
| USB2_VIN | 31 | I | USB switch input supply |
| USB1_VIN | 32 | 1 | USB switch Input supply |
| USB1_VO | 33 | O | USB switch output |

TERMINAL FUNCTIONS (continued)

| NAME | NO. | I/O |  |
| :--- | :---: | :---: | :--- |
| USB1_EN | 34 | I | Enable input, high turns on the switch |
| USB1_nFAULT | 35 | O | USB1 fault flag output, open drain, active low. Asserted when overcurrent <br> or overtemperature condition is detected in the switch. |
| LX3 | 36,37 | O | Switching node for Buck3 |
| VIN3 | 38 | I | Input supply for Buck3. Fit a 10- $\mu$ F ceramic capacitor close to this pin. |
| BST3 | 49 |  | Bootstrap capacitor for Buck3. Fit a 47-nF ceramic capacitor from this pin <br> to the switching node. |
| EN3 | I | Enable pin for Buck3. A high signal on this pin enables the converter. For <br> a delayed start-up add a small ceramic capacitor from this pin to ground. |  |
| PowerPAD |  | PowerPAD. Connect to system ground for electrical and thermal <br> connection. |  |

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

over operating free-air temperature range (unless otherwise noted, all voltages are with respect to GND)

|  | Voltage range at VIN1,VIN2, VIN3, LX1, LX2, LX3 | -0.3 to 20 | V |
| :---: | :---: | :---: | :---: |
|  | Voltage range at LX1, LX2, LX3 (maximum withstand voltage transient < 10 ns ) | -3 to 20 | V |
|  | Voltage at BST1, BST2, BST3 referenced to LX pin | -0.3 to 7 | V |
|  | Voltage at V7V, COMP1, COMP2, COMP3, USB1_VIN, USB1_VO, USB2_VIN, USB2_VO, USB1_EN, USB2_EN, USB1_nFAULT, USB2_nFĀULT, PGOŌD | -0.3 to 7 | V |
|  | Voltage at V3V, RLIM1, RLIM2, RLIM3, SS1, SS2, SS3, FB1, FB2, FB3, ROSC, EN1, EN2, EN3, F_PWM | -0.3 to 3.6 | V |
| $\mathrm{T}_{J}$ | Operating junction temperature range | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage temperature range | -55 to 150 | ${ }^{\circ} \mathrm{C}$ |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|  |  | MIN | NOM |
| :--- | :--- | :---: | :---: |
| VIN | Input operating voltage | 4.5 | MAX |
| $T_{A}$ | Junction temperature | -40 | 18 |

## ELECTROSTATIC DISCHARGE (ESD) PROTECTION ${ }^{(1)}$

|  | MIN | MAX |
| :--- | ---: | :---: |
| UNIT |  |  |
| Charge device model (CDM) | 2000 | V |

(1) USB1_Vo, USB2_Vo pins' human body model (HBM) ESD protection rating 4KV, and machine model (MM) rating 200 V .

## PACKAGE DISSIPATION RATINGS ${ }^{(1)}$

| PACKAGE | $\boldsymbol{\theta}_{\mathrm{JA}}\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ | $\mathbf{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathbf{C}$ <br> POWER $\mathbf{R A T I N G}(W)$ | $\mathbf{T}_{A}=\mathbf{5 5}{ }^{\circ} \mathrm{C}$ <br> POWER RATING (W) | $\mathbf{T}_{\mathrm{A}}=\mathbf{8 5}{ }^{\circ} \mathbf{C}$ <br> POWER RATING (W) |
| :---: | :---: | :---: | :---: | :---: |
| RHA | 30 | 3.33 | 2.3 | 1.3 |

(1) Based on JEDEC 51.5 HIGH K environment measured on a $76.2 \times 114 \times 0.6-\mathrm{mm}$ board with the following layer arrangement:
(a) Top layer: $2 \mathrm{Oz} \mathrm{Cu}, \mathrm{6.7} \mathrm{\%} \mathrm{coverage}$
(b) Layer 2: $1 \mathrm{Oz} \mathrm{Cu}, 90 \%$ coverage
(c) Layer 3: $1 \mathrm{Oz} \mathrm{Cu}, 90 \%$ coverage
(d) Bottom layer: $2 \mathrm{Oz} \mathrm{Cu}, 20 \%$ coverage

## ELECTRICAL CHARACTERISTICS

$\mathrm{T}_{J}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=500 \mathrm{kHz}$ (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT SUPPLY UVLO AND INTERNAL SUPPLY VOLTAGE |  |  |  |  |  |
| $\mathrm{V}_{\text {IN }}$ | Input voltage range |  | 4.5 | 18 | V |
| $\mathrm{IDD}_{\text {SDN }}$ | Shutdown | EN pin = low for all converters | 180 |  | $\mu \mathrm{A}$ |
| $\mathrm{IDD}_{\mathrm{Q}}$ | Quiescent (push-button pull-up current not included) | Converters enabled, no load <br> Buck1 $=1.2 \mathrm{~V}$ <br> Buck2 $=1.8 \mathrm{~V}$ <br> Buck3 $=3.3 \mathrm{~V}$ <br> $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{F}$ - PWM $=$ Low | 700 |  | $\mu \mathrm{A}$ |
|  | Quiescent, forced PWM | Converters enabled, no load F_PWM = High | 24 |  | mA |
| UVLO | $\mathrm{V}_{\text {IN }}$ under voltage lockout | Rising $\mathrm{V}_{\mathrm{IN}}$ | 4.22 |  | V |
|  |  | Falling $\mathrm{V}_{\mathrm{IN}}$ | 4.1 |  |  |
| UVLO ${ }_{\text {DEGLITCH }}$ |  | Both edges | 110 |  | $\mu \mathrm{s}$ |
| V3p3 | Internal biasing supply |  | 3.3 |  | V |
| V7V | Internal biasing supply |  | 6.25 |  | V |
| V7V ${ }_{\text {UVLo }}$ | UVLO for internal V7V rail | Rising V7V | 3.8 |  | V |
|  |  | Falling V7V | 3.6 |  |  |
| V7V ${ }_{\text {UVLO_DEGLITCH }}$ |  | Falling edge | 120 |  | $\mu \mathrm{s}$ |

BUCK CONVERTERS (ENABLE CIRCUIT, CURRENT LIMIT, SOFT-START AND SWITCHING FREQUENCY)

| $\mathrm{V}_{\text {IH_ENx }}$ | Enable threshold high | $\begin{aligned} & \mathrm{V} 3 \mathrm{p} 3=3.2 \mathrm{~V}-3.4 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{ENX}} \text { rising } \end{aligned}$ | $\begin{gathered} 0.66 x \\ \text { V3p3 } \end{gathered}$ | V |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL_ENx }}$ | Enable threshold low | $\begin{aligned} & \mathrm{V} 3 \mathrm{p} 3=3.2 \mathrm{~V}-3.4 \mathrm{~V}, \\ & \mathrm{~V}_{\text {ENx }} \text { falling } \end{aligned}$ | $\begin{gathered} 0.33 x \\ \text { V3p3 } \end{gathered}$ | V |
| $\mathrm{V}_{\text {IH_F_PWM }}$ | Enable threshold high | $\begin{array}{\|l} \hline \mathrm{V} 3 \mathrm{p} 3=3.2 \mathrm{~V}-3.4 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{ENx}} \text { rising } \end{array}$ | $\begin{array}{r} 0.66 \mathrm{x} \\ \text { V3p3 } \\ \hline \end{array}$ | V |
| VIL_F_PWM | Enable treshold low | $\begin{aligned} & \mathrm{V} 3 \mathrm{p} 3=3.2 \mathrm{~V}-3.4 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{ENx}} \text { falling } \end{aligned}$ | $\begin{gathered} 0.33 x \\ \text { V3p3 } \end{gathered}$ | V |
| $1 \mathrm{ICH}_{\text {EN }}$ | Pull up current enable pin |  | 4 | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\mathrm{D}}$ | Discharge time enable pins | Power-up | 10 | ms |
| $\mathrm{I}_{\text {SS }}$ | Soft-start pin current source |  | 5 | $\mu \mathrm{A}$ |
| $\mathrm{F}_{\text {SW_BK }}$ | Converter switching frequency range | Set externally with resistor | 0.3 2.2 | MHz |
| $\mathrm{f}_{\text {SW_TOL }}$ | Internal oscillator accuracy | $\mathrm{f}_{\mathrm{Sw}}=800 \mathrm{kHz}$ | -10 10 | \% |

FEEDBACK, REGULATION, OUTPUT STAGE

| $V_{\text {FB }}$ | Feedback voltage | $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -1\% | 0.8 | 1\% | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{V}_{\text {IN }}=4.5 \mathrm{~V}$ to 18 V | -2\% | 0.8 | 2\% |  |
| ton_min | Minimum on time (current sense blanking) |  |  |  | 135 | ns |
| LIMIT1 | Peak inductor current limit range |  | 0.75 |  | 4 | A |
| LIMIT2 | Peak inductor current limit range |  | 0.75 |  | 3 | A |
| ІІıмітз | Peak inductor current limit range |  | 0.75 |  | 3 | A |

MOSFET (BUCK 1)

| H.S. Switch | On resistance of high side FET on <br> CH 1 | $25^{\circ} \mathrm{C}, \mathrm{BOOT}=6.5 \mathrm{~V}$ | 95 | $\mathrm{~m} \Omega$ |
| :--- | :--- | :--- | :--- | :---: |
| L.S. Switch | On resistance of low side FET on <br> CH 1 | $25^{\circ} \mathrm{C}, \mathrm{VIN}=12 \mathrm{~V}$ | 50 | $\mathrm{~m} \Omega$ |

## ELECTRICAL CHARACTERISTICS (continued)



[^0]
## ELECTRICAL CHARACTERISTICS (continued)

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| R DIS | Discharge resistance | $\begin{aligned} & \text { USB_IN }=5 \mathrm{~V}, \\ & \text { USB1_EN/USB2_EN }=0 \mathrm{~V} \end{aligned}$ |  | 130 |  | $\Omega$ |
| THERMAL SHUTDOWN |  |  |  |  |  |  |
| $\mathrm{T}_{\text {TRIP }}$ | Thermal shut down trip point | Rising temperature |  | 160 |  | ${ }^{\circ} \mathrm{C}$ |
| THYST | Thermal shut down hysteresis | Device re-starts |  | 20 |  | ${ }^{\circ} \mathrm{C}$ |
| TTRIP_DEGLITCH | Thermal shut down deglitch |  |  | 110 |  | $\mu \mathrm{s}$ |



Figure 1. Power Switches Test Circuit and Voltage Waveforms


Figure 2. Response Time to Short Circuit Waveform


Figure 3. Output Voltage vs Current Limit Threshold

TYPICAL CHARACTERISTICS
$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$, Buck1 $=1.2 \mathrm{~V}$, Buck2 $=1.8 \mathrm{~V}$, Buck $3=3.3 \mathrm{~V}, \mathrm{~L}=4.7 \mu \mathrm{H}, \mathrm{f}_{\mathrm{sw}}=500 \mathrm{kHz}$ (unless otherwise noted)


Figure 4. Buck1 1.2V Efficiency, Forced PWM and PSM


Figure 6. Buck2 1.8V Efficiency, Forced PWN and PSM


Figure 8. Buck3 3.3 Efficiency, Forced PWM and PSM


Figure 5. Buck1 1.2V Efficiency, Forced PWM


Figure 7. Buck2 1.8V Efficiency, Forced PWM


Figure 9. Buck3 3.3V Efficiency, Forced PWM

TYPICAL CHARACTERISTICS (continued)
$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$, Buck1 $=1.2 \mathrm{~V}$, Buck2 $=1.8 \mathrm{~V}$, Buck3 $=3.3 \mathrm{~V}, \mathrm{~L}=4.7 \mu \mathrm{H}, \mathrm{f}_{\mathrm{SW}}=500 \mathrm{kHz}$ (unless otherwise noted)


Figure 10. Line Regulation: Buck1 @ 1.2V, 1\% Resistor Feedback


Figure 12. Line Regulation: Buck3 @ 3.3V, 1\% Resistor Feedback

Vin=12V, Vout2=1.8V


Figure 14. Load Regulation: Buck2 @ 1.8V, 1\% Resistor Feedback


Figure 11. Line Regulation: Buck2 @ 1.8V, 1\% Resistor Feedback


Figure 13. Load Regulation: Buck1 @ 1.2V, 1\% Resistor Feedback


Figure 15. Load Regulation: Buck3 @ 3.3V, 1\% Resistor Feedback

## TYPICAL CHARACTERISTICS (continued)

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$, Buck1 $=1.2 \mathrm{~V}$, Buck2 $=1.8 \mathrm{~V}$, Buck3 $=3.3 \mathrm{~V}, \mathrm{~L}=4.7 \mu \mathrm{H}, \mathrm{f}_{\mathrm{Sw}}=500 \mathrm{kHz}$ (unless otherwise noted)


Figure 16. Power-Up All Converters, No Load


Figure 17. Power-Down All Converters, No Load


Figure 19. Detail of Start-Up 4.7nF Fitted to All Enable Pins


Figure 20. Ripple, Buck1 = OA, Buck2 = 0A, Buck3 = OA


Figure 21. Transient Response Buck1 Ripple, Buck1 $=3 A$, Buck2 $=2 A$, Buck $3=2 A$

## TYPICAL CHARACTERISTICS (continued)

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$, Buck1 $=1.2 \mathrm{~V}$, Buck2 $=1.8 \mathrm{~V}$, Buck3 $=3.3 \mathrm{~V}, \mathrm{~L}=4.7 \mu \mathrm{H}, \mathrm{f}_{\mathrm{SW}}=500 \mathrm{kHz}$ (unless otherwise noted)


Figure 22. Transient Response Buck1@1.2V, 1-3A Step, $\mathrm{Co}=68 \mu \mathrm{~F}$


Figure 23. Transient Response Buck2@1.8V, 1-2A Step, $\mathrm{Co}=47 \mu \mathrm{~F}$


Figure 24. Transient Response Buck3@3.3 V, 1-2A Step, $\mathrm{Co}=22 \mu \mathrm{~F}$


Figure 26. PSM/PWM Transition (Pin 25 Pulled High)


Figure 25. PSM Operation 1.2V, 1.8V, 3.3V

Figure 27. PSM/PWM Transition (Pin 25 Pulled Low)

## TYPICAL CHARACTERISTICS (continued)

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$, Buck1 $=1.2 \mathrm{~V}$, Buck2 $=1.8 \mathrm{~V}$, Buck3 $=3.3 \mathrm{~V}, \mathrm{~L}=4.7 \mu \mathrm{H}, \mathrm{f}_{\mathrm{SW}}=500 \mathrm{kHz}$ (unless otherwise noted)


Figure 28. Buck1 Dynamic Transition from PSM to PWM, $\mathrm{C}=68 \mu \mathrm{~F}$


Figure 29. Buck2 Dynamic Transition from PSM to PWM $\mathrm{C}=47 \mu \mathrm{~F}$


Figure 30. Buck3 Dynamic Transition from PSM to PWM, $\mathrm{C}=22 \mu \mathrm{~F}$


Figure 31. Over Current Protection PGOOD Buck1=1.2V


Figure 32. Over Current Protection and PGOOD Buck2=1.8V


Figure 33. Over Current Protection and PGOOD Buck3=3.3V

## TYPICAL CHARACTERISTICS (continued)

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$, Buck1 $=1.2 \mathrm{~V}$, Buck2 $=1.8 \mathrm{~V}$, Buck3 $=3.3 \mathrm{~V}, \mathrm{~L}=4.7 \mu \mathrm{H}, \mathrm{f}_{\mathrm{Sw}}=500 \mathrm{kHz}$ (unless otherwise noted)


Figure 34. Hiccup Recover, Buck1=1.2V


Figure 36. Hiccup Recover, Buck3=3.3V


Figure 37. USB Switch1 Start-Up No Load

Figure 38. USB Switch2 Start-Up No Load



Figure 39. USB Switch1 Start-Up 1A Load

## TYPICAL CHARACTERISTICS (continued)

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$, Buck1 $=1.2 \mathrm{~V}$, Buck2 $=1.8 \mathrm{~V}$, Buck3 $=3.3 \mathrm{~V}, \mathrm{~L}=4.7 \mu \mathrm{H}, \mathrm{f}_{\mathrm{Sw}}=500 \mathrm{kHz}$ (unless otherwise noted)


Figure 40. USB Switch2 Start-Up 1A Load
Figure 41. USB Switch1 Current Limit Operation


Figure 42. USB Switch2 Current Limit Operation


Figure 43. USB Switch1 Current Limit Recovery


Figure 44. USB Switch2 Current Limit Recovery
Figure 45. USB Switch1 Output Reverse Protection

TYPICAL CHARACTERISTICS (continued)
$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$, Buck1 $=1.2 \mathrm{~V}$, Buck2 $=1.8 \mathrm{~V}$, Buck3 $=3.3 \mathrm{~V}, \mathrm{~L}=4.7 \mu \mathrm{H}, \mathrm{f}_{\mathrm{Sw}}=500 \mathrm{kHz}$ (unless otherwise noted)


Figure 46. USB Switch2 Output Reverse Protection


Figure 47. EVM Layout

## DETAILED DESCRIPTION

## Adjustable Switching Frequency

To select the internal switching frequency, connect a resistor from ROSC to ground. Figure 48 shows the required resistance for a given switching frequency.


Figure 48. ROSC vs Switching Frequency

$$
\begin{equation*}
R_{O S C}(k \Omega)=169.5 \cdot f_{S W}^{-1.221} \tag{1}
\end{equation*}
$$

## Output Inductor Selection

To calculate the value of the output inductor, use Equation 2.
$L o=\frac{V \text { in }- \text { Vout }}{I o \cdot K_{\text {ind }}} \cdot \frac{V o u t}{V \text { in } \cdot f s w}$
$\mathrm{K}_{\text {IND }}$ is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. In general, $\mathrm{K}_{\text {IND }}$ is normally from 0.1 to 0.3 for the majority of applications. A value of 0.1 will improve the efficiency at light load, while a value of 0.3 will provide the lowest possible cost solution. The ripple current is:
Iripple $=\frac{\text { Vin }- \text { Vout }}{\text { Lo }} \cdot \frac{\text { Vout }}{\text { Vin } \cdot f \text { sw }}$

## Output Capacitor

There are two primary considerations for selecting the value of the output capacitor. The output capacitors are selected to meet load transient and output ripple's requirements. If a minimum transient specification is required use the following equation:

$$
\begin{equation*}
C o>\frac{\Delta I_{\text {OUT }}{ }^{2} \cdot L_{o}}{V_{\text {out }} \cdot \Delta V \text { Vout }} \tag{4}
\end{equation*}
$$

The following equation calculates the minimum output capacitance needed to meet the output voltage ripple specification.
$C o>\frac{1}{8 \cdot f s w} \cdot \frac{1}{\frac{V_{\text {RIPPLE }}}{I_{\text {RIPPLE }}}}$
Where $\mathrm{f}_{\mathrm{SW}}$ is the switching frequency, $\mathrm{V}_{\text {RIPPLE }}$ is the maximum allowable output voltage ripple, and $\mathrm{V}_{\text {RIPPLE }}$ is the inductor ripple current.

## Input Capacitor

A minimum $10-\mu \mathrm{F}$ X7R/X5R ceramic input capacitor is recommended to be added between VIN and GND of each converter. The input capacitor must handle the RMS ripple current shown in the following equation.
Icirms $=$ Iout $\cdot \sqrt{\frac{\text { Vout }}{\text { Vin } \min } \cdot \frac{(\text { Vin } \min -\text { Vout })}{\text { Vin } \min }}$

## Bootstrap Capacitor

The device has two integrated boot regulators and requires a small ceramic capacitor between the BST and LX pins to provide the gate drive voltage for the high side MOSFET. The value of the ceramic capacitor should be $0.047 \mu \mathrm{~F}$. A ceramic capacitor with an X7R or X5R grade dielectric is recommended because of the stable characteristics over temperature and voltage.

## Delayed Start-Up

If a delayed start-up is required on any of the buck converters fit a ceramic capacitor to the ENx pins. The delay added is $\sim 1.67 \mathrm{~ms}$ per nF connected to the pin. Note that the EN pins have a weak $1 \mathrm{M} \Omega$ pull-up to the 3 V 3 rail.


Figure 49. Delayed Start-Up

## Out-of-Phase Operation

In order to reduce input ripple current, buck 1 and buck 2 operate 180 degree out-of-phase. This enables the system having less input ripple, then to lower component cost, save board space and reduce EMI.

## Soft-Start Time

The device has an internal pull-up current source of $5 \mu \mathrm{~A}$ that charges an external soft-start capacitor to implement a slow start time. Equation 7 shows how to select a soft-start capacitor based on an expected slow start time. The voltage reference ( $\mathrm{V}_{\mathrm{REF}}$ ) is 0.8 V and the soft-start charge current ( $\mathrm{I}_{\mathrm{ss}}$ ) is $5 \mu \mathrm{~A}$. The soft-start circuit requires 1 nF per around $167 \mu \mathrm{~s}$ to be connected at the SS pin. A $0.8-\mathrm{ms}$ soft-start time is implemented for all converters fitting 4.7 nF to the relevant SS pin.

$$
\begin{equation*}
T_{s s}(m s)=V_{R E F}(V) \cdot\left(\frac{C_{s s}(n F)}{I_{s s}(\mu A)}\right) \tag{7}
\end{equation*}
$$

The Power Good circuit for the bucks has a 11-ms watchdog. Therefore the soft-start time should be lower than this value. It is recommended not to exceed 5 ms .

## Adjusting the Output Voltage

The output voltage is set with a resistor divider from the output node to the FB pin. It is recommended to use $1 \%$ tolerance or better divider resistors. In order to improve efficiency at light load, start with a value close to $40 \mathrm{k} \Omega$ for the R1 resistor and use Equation 8 to calculate R2.

$$
\begin{equation*}
R 2=R 1 \cdot\left(\frac{0.8 V}{V_{O}-0.8 V}\right) \tag{8}
\end{equation*}
$$



Figure 50. Voltage Divider Circuit

## Loop Compensation

TPS65288 is a current mode control DC/DC converter. The error amplifier is a transconductance amplifier with a $g_{M}$ of $130 \mu \mathrm{~A} / \mathrm{V}$. A typical compensation circuit could be type II ( $\mathrm{R}_{\mathrm{c}}$ and $\mathrm{C}_{\mathrm{c}}$ ) to have a phase margin between $60^{\circ}$ and $90^{\circ}$, or type III ( $\mathrm{R}_{\mathrm{c}}$ and $\mathrm{C}_{\mathrm{c}}$ and $\mathrm{C}_{\mathrm{ff}}$ to improve the converter transient response. $\mathrm{C}_{\text {Roll }}$ adds a high frequency pole to attenuate high-frequency noise when needed. It may also prevent noise coupling from other rails if there is possibility of cross coupling in between rails when layout is very compact.


Figure 51. Loop Compensation Scheme

To calculate the external compensation components follow the following steps:

|  | TYPE II CIRCUIT | TYPE III CIRCUIT |
| :---: | :---: | :---: |
| Select switching frequency that is appropriate for application depending on L, C sizes, output ripple, EMI concerns and etc. Switching frequencies around 500 kHz yield best trade off between performance and cost. When using smaller L and C , switching frequency can be increased. To optimize efficiency, switching frequency can be lowered. |  | Type III circuit recommended for switching frequencies higher than 500 kHz . |
| Select cross over frequency ( $\mathrm{f}_{\mathrm{c}}$ ) to be at least $1 / 5$ to $1 / 10$ of switching frequency ( $\mathrm{f}_{\mathrm{s}}$ ). | Suggested $\mathrm{f}_{\mathrm{c}}=\mathrm{f}_{\mathrm{s}} / 10$ | Suggested $\mathrm{f}_{\mathrm{c}}=\mathrm{f}_{\mathrm{s}} / 10$ |
| Set and calculate $\mathrm{R}_{\mathrm{c}}$. | $R_{C}=\frac{2 \pi \cdot f c \cdot V o \cdot C o}{g_{M} \cdot V r e f \cdot g m_{p s}}$ | $R_{C}=\frac{2 \pi \cdot f c \cdot V o \cdot C o}{g_{M} \cdot V r e f \cdot g m_{p s}}$ |
| Calculate $\mathrm{C}_{\mathrm{c}}$ by placing a compensation zero at or before the converter dominant pole $f p=\frac{1}{C_{O} \cdot R_{L} \cdot 2 \pi}$ | $C_{c}=\frac{R_{L} \cdot C o}{R_{c}}$ | $C_{c}=\frac{R_{L} \cdot C o}{R_{c}}$ |
| Add $\mathrm{C}_{\text {Roil }}$ if needed to remove large signal coupling to high impedance CMP node. Make sure that $f p_{\text {Roll }}=\frac{1}{2 \cdot \pi \cdot R_{C} \cdot C_{\text {Roll }}}$ <br> is at least twice the cross over frequency. | $C_{\text {Roll }}=\frac{\operatorname{Res} s \cdot \cdot \mathrm{Co}}{R_{C}}$ | $C_{\text {Roll }}=\frac{\operatorname{Re} s r \cdot C o}{R_{C}}$ |
| Calculate $\mathrm{C}_{\mathrm{ff}}$ compensation zero at low frequency to boost the phase margin at the crossover frequency. Make sure that the zero frequency ( $\mathrm{f}_{\mathrm{ff}}$ ) is smaller than equivalent soft-start frequency ( $1 / \mathrm{T}_{\mathrm{ss}}$ ). | NA | $C_{f f}=\frac{1}{2 \cdot \pi \cdot f z_{f f} \cdot R_{1}}$ |

## Slope Compensation

The device has a built-in slope compensation ramp. The slope compensation can prevent sub harmonic oscillations in peak current mode control.

## Power Good

The PGOOD pin is an open drain output. The PGOOD pin is pulled low when any buck converter is pulled below $85 \%$ of the nominal output voltage. The PGOOD is pulled up when both buck converters' outputs are more than $90 \%$ of its nominal output voltage.
The default reset time is 100 ms . The polarity of the PGOOD is active high.

## Current Limit Protection

The TPS65288 current limit trip is set by the following formulae:

|  | TYPE II CIRCUIT |
| :---: | :---: |
| $I_{L I M 1}(A)=\frac{268.5}{R L I M 1(k \Omega)}+0.613$ |  |
| $I_{L I M 2}(A)=\frac{324.8}{R L I M 1(k \Omega)}+0.543$ |  |
| $I_{\text {LIM } 3}(A)=\frac{208.7}{R L I M 2(k \Omega)}+0.731$ |  |

All converters operate in hiccup mode: Once an over-current lasting more than 11 ms is sensed in any of the converters, they will shut down for 11 ms and then the start-up sequencing will be tried again. If the overload has been removed, the converter will ramp up and operate normally. If this is not the case the converter will see another over-current event and shuts-down again repeating the cycle (hiccup) until the failure is cleared.

If an overload condition lasts for less than 11 ms , only the relevant converter affected will shut-down and re-start and no global hiccup mode will occur.

## Overvoltage Transient Protection

The device incorporates an overvoltage transient protection (OVP) circuit to minimize voltage overshoot. The OVP feature minimizes the output overshoot by implementing a circuit to compare the FB pin voltage to OVTP threshold which is $106 \%$ of the internal voltage reference. If the FB pin voltage is greater than the OVTP threshold, the high side MOSFET is disabled preventing current from flowing to the output and minimizing output overshoot. When the FB voltage drops lower than the OVTP threshold which is $104 \%$, the high side MOSFET is allowed to turn on the next clock cycle.

## Low Power/Pulse Skipping Operation

When a buck synchronous converter operates at light load or standby conditions, the switching losses are the dominant source of power losses. Under these load conditions, TPS65288 uses a pulse skipping modulation technique to reduce the switching losses by keeping the power transistors in the off-state for several switching cycles, while maintaining a regulated output voltage. Figure 52 shows the output voltage and load plus the inductor current.


Figure 52. Low Power/Pulse Skipping
During the burst mode, the converter continuously charges up the output capacitor until the output voltage reaches a certain limit threshold. The operation of the converter in this interval is equivalent to the peak inductor current mode control. In each switch period, the main switch is turned on until the inductor current reaches the peak current limit threshold. As the load increases the number of pulses increases to make sure that the output voltage stays within regulation limits. When the load is very light the low power controller has a zero crossing detector to allow the low side mosfet to operate even in light load conditions. The transistor is not disabled at light loads. A zero crossing detection circuit will disable it when inductor current reverses. During the whole process the body diode does not conduct but is used as blocking diode only.
During the skipping interval, the upper and lower transistors are turned off and the converter stays in idle mode. The output capacitors are discharged by the load current until the moment when the output voltage drops to a low threshold.
The choice of output filter will influence the performance of the low power circuit. The maximum ripple during low power mode can be calculated as:
$V_{\text {OUT_RIPPLE }}=\frac{K_{\text {RIP }} T_{S}}{C_{\text {OUT }}}$
Where $\mathrm{K}_{\text {RIP }}$ is 1.4 for Buck1 and 0.7 for Buck2 and Buck3. TS can be calculated as:
$T_{S}=\frac{0.35}{\left[\left(\frac{V_{\text {IN }}-V_{\text {OUT }}}{L}\right) \frac{V_{\text {OUT }}}{V_{I N}}\right]}$

## USB Switches

The USB switches are enabled (active high) with the USB_ENx pin. The switches have a typical resistance of $135 \mathrm{~m} \Omega$. If a continuous short-circuit condition is applied to the USB switch output, the USB switch will shut-down once its temperature reaches $130^{\circ} \mathrm{C}$, allowing for the buck converters to operate unaffected. Once the USB switch cools down it will restart automatically.


Figure 53. USB Switches

## Thermal Shutdown

The device implements an internal thermal shutdown to protect itself if the junction temperature exceeds $160^{\circ} \mathrm{C}$. The thermal shutdown forces the device to stop switching when the junction temperature exceeds thermal trip threshold. Once the die temperature decreases below $140^{\circ} \mathrm{C}$, the device reinitiates the power up sequence. The thermal shutdown hysteresis is $20^{\circ} \mathrm{C}$.

## 3.3-V and 6.5 LDO Regulators

The following ceramic capacitor (X7R/X5R) should be connected as close as possible to the described pins:

- $4.7 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ for V 7 V pin 28
- $3.3 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ for V 3 V pin 29


## Layout Recommendation

Layout is a critical portion of PMIC designs.

- Place tracing for output voltage and LX on the top layer and an inner power plane for VIN.
- Fit also on the top layer connections for the remaining pins of the PMIC and a large top side area filled with ground.
- The top layer ground area should be connected to the internal ground layer(s) using vias at the input bypass capacitor, the output filter capacitor and directly under the TPS65288 device to provide a thermal path from the PowerPad land to ground.
- For operation at full rated load, the top side ground area together with the internal ground plane, must provide adequate heat dissipating area.
- There are several signals paths that conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supplies performance. To help eliminate these problems, the VIN pin should be bypassed to ground with a low ESR ceramic bypass capacitor with X5R or X7R dielectric. Care should be taken to minimize the loop area formed by the bypass capacitor connections, the VIN pins, and the ground connections. Since the LX connection is the switching node, the output inductor should be located close to the LX pins, and the area of the PCB conductor minimized to prevent excessive capacitive coupling.
- The output filter capacitor ground should use the same power ground trace as the VIN input bypass capacitor. Try to minimize this conductor length while maintaining adequate width.
- The compensation should be as close as possible to the CMPx pins. The CMPx and ROSC pins are sensitive to noise so the components associated to these pins should be located as close as possible to the IC and routed with minimal lengths of trace.


## PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS65288RHAR | ACTIVE | VQFN | RHA | 40 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-3-260C-168 HR | -40 to 125 | $\begin{aligned} & \hline \text { TPS } \\ & 65288 \end{aligned}$ | Samples |
| TPS65288RHAT | ACTIVE | VQFN | RHA | 40 | 250 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 125 | TPS <br> 65288 | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but Tl does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined
Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb -Free (RoHS compatible) as defined above.
Green (RoHS \& no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

[^1]
## TAPE AND REEL INFORMATION



| Device | Package Type | Package Drawing | Pins | SPQ | Reel Diameter $(\mathrm{mm})$ | Reel <br> Width <br> W1 (mm) | $\begin{gathered} \mathrm{AO} \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \mathrm{BO} \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \mathrm{KO} \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \text { P1 } \\ (\mathrm{mm}) \end{gathered}$ | $\begin{gathered} \mathrm{W} \\ (\mathrm{~mm}) \end{gathered}$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS65288RHAR | VQFN | RHA | 40 | 2500 | 330.0 | 16.4 | 6.3 | 6.3 | 1.1 | 12.0 | 16.0 | Q2 |
| TPS65288RHAT | VQFN | RHA | 40 | 250 | 180.0 | 16.4 | 6.3 | 6.3 | 1.1 | 12.0 | 16.0 | Q2 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS65288RHAR | VQFN | RHA | 40 | 2500 | 367.0 | 367.0 | 38.0 |
| TPS65288RHAT | VQFN | RHA | 40 | 250 | 210.0 | 185.0 | 35.0 |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. QFN (Quad Flatpack No-Lead) Package configuration.
D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
F. Package complies to JEDEC MO-220 variation VJJD-2.

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.


Bottom View<br>Exposed Thermal Pad Dimensions

NOTES: A. All linear dimensions are in millimeters

RHA (S-PVQFN-N40)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com [http://www.ti.com](http://www.ti.com).
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.

Texas
INSTRUMENTS
www.ti.com

## IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

Tl's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.
Tl's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate Tl products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.
Tl's provision of TI Resources does not expand or otherwise alter Tl's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such Tl Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI .
TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.
Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.
TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify Tl and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.


[^0]:    (1) Specified by design.

[^1]:    In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

