## Data Sheet

## Description

The HBCU-5710R electrical transceiver from Avago Technologies offers full duplex throughput of $1000 \mathrm{Mb} / \mathrm{s}$ by transporting data over unshielded twisted pair category 5 cable with 5-level PAM (Pulse Amplitude Modulation) signals. The Avago Technologies 1000BASE-T module takes signals from both the twisted pair category 5 cable and the SerDes interface. Pin count overhead between the MAC and the PHY is minimized, and Gigabit Ethernet operation is achieved with maximum space savings.

## Related Products

- HFBR-5601: $850 \mathrm{~nm}+5 \mathrm{~V}$ Gigabit Interface Converter (GBIC) for Gigabit Ethernet
- HFBR-53D5: $850 \mathrm{~nm}+5 \mathrm{~V} 1 \mathrm{x} 9$ optical transceiver for Gigabit Ethernet
- HFBR-5710L: 850 nm +3.3 V SFP optical transceiver for Gigabit Ethernet
- HFBR-5912E: 850 nm +3.3 V SFF optical transceiver for Gigabit Ethernet
- HDMP-1636A: 1.25 Gbps TRx family of SerDes IC
- HFBR-0534: SFP Evaluation Kit



## Features

- Designed for Industry-Standard MSA-Compliant, Small Form Factor Pluggable (SFP) Ports
- Compatible with IEEE 802.3:2000
- Custom RJ-45 connector with integrated magnetics -
- Link lengths at 1.25 Gbd: up to 100 m per IEEE802.3
- Low power, high performance 1.25 Gbd SerDes integrated in module
- Single +3.3 V power supply operation
- Auto-negotiation per IEEE 802.3:2000 Clause 28 (1000BASE-T) and Clause 37 (1000BASE-X)


## Applications

- Switch to switch interface
- Switched backplane applications
- File server interface


## Module Diagrams

Figure 1 illustrates the major functional components of the HBCU-5710R. The 20-pin connection diagram of module printed circuit board of the module is shown in Figure 2. Figure 3 depicts the pin assignment of the MDI (RJ45 jack).

Figure 7 depicts the external configuration and dimensions of the module.

## Installation

The HBCU-5710R can be installed in or removed from any MultiSource Agreement (MSA) compliant Small Form Pluggable port whether the host equipment is operating or not. The module is simply inserted, small end first, under finger-pressure. Controlled hot-plugging is ensured by design and by 3-stage pin sequencing at the electrical interface to the host board. The module housing makes initial contact with the host board EMI shield, mitigating potential damage due to Electro-Static Discharge (ESD). The module pins sequentially contact the (1) Ground, (2) Power, and (3) Signal pins of the host board surface mount connector. This printed circuit board card-edge connector is depicted in Figure 2.

## Serial Identification (EEPROM)

The HBCU-5710R complies with an industry standard MultiSource Agreement that defines the serial identification protocol. This protocol uses the 2-wire serial CMOS EEPROM protocol of the ATMEL AT24C01A or equivalent. The contents of the HBCU-5710R serial ID memory are defined in Table 3 as specified in the SFP MSA.

## Controller and Data I/0

Data I/Os are designed to accept industry standard differential signals. In order to reduce the number of passive components required on the customer's board, Avago Technologies has included the functionality of the transmitter bias resistors and coupling capacitors within the module. The transceiver is compatible with an "ac-coupled" configuration and is internally terminated. Figure 1 depicts the functional diagram of the HBCU-5710R.

Caution should be taken into account for the proper interconnection between the supporting Physical Layer integrated circuits and the HBCU-5710R. Figure 4 illustrates the recommended interface circuit.
Several control data signals and timing diagrams are implemented in the module and are depicted in Figure 6.


Note: TX_FAULT and Rate_Select not used.

Figure 2: 20-pin Connection Diagram of Module Printed Circuit Board


Figure 1: Transceiver Functional Diagram

## Application Support

## Evaluation Kit

To help you in your preliminary transceiver evaluation, Avago Technologies offers a 1.25 GBd Gigabit Ethernet evaluation board. This board will allow testing of the electrical parameters of transceiver. Please contact your local Field Sales representative for availability and ordering details.

## Reference Designs

Reference designs for the HBCU-5710R electrical transceiver and the HDMP-1636A physical layer IC are available to assist the equipment designer. Figure 4 depicts a typical application configuration, while Figure 5 depicts the MSA power supply filter circuit design. Please contact your local Field Sales engineer for more information regarding application tools.

## Regulatory Compliance

See Table 1 for transceiver Regulatory Compliance performance. The overall equipment design will determine the certification level. The transceiver performance is offered as a figure of merit to assist the designer.

## Electrostatic Discharge (ESD)

There are two conditions in which immunity to ESD damage is important. Table 1 documents our immunity to both of these conditions. The first condition is during handling of the transceiver prior to insertion into the transceiver port. To protect the transceiver, it is important to use normal ESD handling precautions. These precautions include using grounded wrist straps, work benches, and floor mats in ESD controlled areas. The ESD sensitivity of the HBCU-5710R is compatible with typical industry production environments. The second condition is static discharges to the exterior of the host equipment chassis after installation. To the extent that the RJ45 connector interface is exposed to the outside of the host equipment chassis, it may be subject to system-level ESD requirements. The ESD performance of the HBCU-5710R exceeds typical industry standards.

## Immunity

Equipment hosting the HBCU-5710R modules will be subjected to radio-frequency electromagnetic fields in some environments. The transceivers have good immunity to such fields due to their shielded design.


Figure 3: MDI ( RJ 45 Jack) Pin Assignment

## Electromagnetic Interference (EMI)

Most equipment designs utilizing these high-speed transceivers from Avago Technologies will be required to meet the requirements of FCC in the United States, CENELEC EN55022 (CISPR 22A) in Europe and VCCI in Japan.

The metal housing and shielded design of the HBCU5710R minimize the EMI challenge facing the host equipment designer. These transceivers provide superior EMI performance. This greatly assists the designer in the management of the overall system EMI performance.

## Flammability

The HBCU-5710R electrical transceiver housing is made of metal and high strength, heat resistant, chemically resistant, and UL 94V-0 flame retardant plastic.

## Caution

There are no user serviceable parts nor any maintenance required for the HBCU-5710R. Tampering with or modifying the performance of the HBCU-5710R will result in voided product warranty. It may also result in improper operation of the HBCU-5710R circuitry, and possible overstress of the RJ 45 connector. Device degradation or product failure may result. Connection of the HBCU5710 R to a non-approved other 1000BASE-T module, operating above the recommended absolute maximum conditions or operating the HBCU-5710R in a manner inconsistent with its design and function may result in hazardous radiation exposure and may be considered an act of modifying or manufacturing an electrical module product.

Table 1: Regulatory Compliance

| Feature | Test Method | Performance |
| :--- | :--- | :--- |
| Electrostatic Discharge (ESD) <br> to the Electrical Pins | MIL-STD-883C, Method 3015.4 <br> JEDEC/ EIA JESD22-A114-A | Class 2 (2000 Volts) |
| Electrostatic Discharge (ESD) <br> to the RJ 45 Connector Receptacle | Variation of IEC 61000-4-2 | Typically withstand 15 kV ( Air Discharge), 8 kV ( <br> Contact) without damage when the RJ 45 connector <br> receptacle is contacted by a Human Body Model probe. |
| Electromagnetic Interference (EMI) | FCC Part 15 Class B <br> CENELEC EN55022 Class B <br> (CISPR 22A) <br> VCCI Class 1 | System margins are dependent on customer board and <br> chassis design. |
|  | Variation of IEC 61000-4-3 | Typically shows a negligible effect from a 10 V/m field <br> swept from 80 to 1000 MHz applied to the transceiver <br> without a chassis enclosure. |
| Immunity | Underwriters Laboratories and Canadian Standards <br> Association Joint Component Recognition for Infor- <br> mation Technology Equipment Including Electrical <br> Business Equipment | UL File \# E173874 <br> TUV File \# R 72031300 Page 2 |
| Component Recognition |  |  |

## Ordering Information

Please contact your local field sales engineer or one of Avago Technologies' franchised distributors for ordering information. For technical information, please visit Avago Technologies' web page at www.avagotech.com or contact Avago Technologies' Semiconductor Products Customer Response Center at 1-800-235-0312. For information related to the MSA visit www.schelto.com/ SFP/index.html


Figure 4: Typical Application Configuration


Note:
Inductors must have less than 1 ohm series resistance per MSA.

Figure 5: MSA Recommended Power Supply Filter

Table 2: 20-pin Connection Diagram Description

| Pin | Name | Function/Description | MSA Notes |
| :---: | :---: | :---: | :---: |
| 1 | $V_{E E T}$ | Transmitter Ground |  |
| 2 | TX Fault | Transmitter Fault Indication - High Indicates a Fault | Note 1 |
| 3 | TX Disable | Transmitter Disable - Module disables on high or open | Note 2 |
| 4 | MOD-DEF2 | Module Definition 2 - Two wire serial ID interface | Note 3 |
| 5 | MOD-DEF1 | Module Definition 1 - Two wire serial ID interface | Note 3 |
| 6 | MOD-DEFO | Module Definition 0-Grounded in module | Note 3 |
| 7 | Rate Select | Not Connected |  |
| 8 | LOS | Loss of Signal - High Indicates Loss of Signal | Note 4 |
| 9 | $\mathrm{V}_{\text {EE }} \mathrm{R}$ | Receiver Ground |  |
| 10 | $\mathrm{V}_{\text {EE }} \mathrm{R}$ | Receiver Ground |  |
| 11 | $\mathrm{V}_{\text {EE }} \mathrm{R}$ | Receiver Ground |  |
| 12 | RD- | Inverse Received Data Out | Note 5 |
| 13 | RD+ | Received Data Out | Note 5 |
| 14 | $V_{\text {EE }} \mathrm{R}$ | Receiver Ground |  |
| 15 | $V_{\text {cck }}$ | Receiver Power - $3.3 \mathrm{~V}+/-5 \%$ | Note 6 |
| 16 | $\mathrm{V}_{\text {cC }} \mathrm{T}$ | Transmitter Power - $3.3 \mathrm{~V}+/-5 \%$ | Note 6 |
| 17 | $\mathrm{V}_{\text {EE }} \mathrm{T}$ | Transmitter Ground |  |
| 18 | TD+ | Transmitter Data In | Note 7 |
| 19 | TD- | Inverse Transmitter Data In | Note 7 |
| 20 | $\mathrm{V}_{\text {EE }} \mathrm{T}$ | Transmitter Ground |  |

Notes:

1. TX Fault is not used and is always tied to ground.
2. TX Disable as described in the MSA is not applicable to the 1000BASE-T module, but is used for convenience as an input to reset the internal ASIC. This pin is pulled up within the module with a $4.7 \mathrm{~K} \Omega$ resistor.
Low ( $0-0.4 \mathrm{~V}$ ): Transceiver on

Between ( 0.4 V and 2.0 V ): Undefined
High ( $2.0-3.465 \mathrm{~V}$ ): Transceiver in reset state
Open: Transceiver in reset state
3. Mod-Def 0,1,2. These are the module definition pins. They should be pulled up with a $4.7-10 \mathrm{~K} \Omega$ resistor on the host board to a supply less than $\mathrm{V}_{\mathrm{CC}} \mathrm{T}+0.3 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}} \mathrm{R}+0.3 \mathrm{~V}$.
Mod-Def 0 is grounded by the module to indicate that the module is present
Mod-Def 1 is clock line of two wire serial interface for optional serial ID
Mod-Def 2 is data line of two wire serial interface for optional serial ID
4. LOS (Loss of Signal) is not used and is always tied to ground in Figure 4.
5. RD-/+:These are the differential receiver outputs. They are ac coupled $100 \Omega$ differential lines which should be terminated with $100 \Omega$ differential at the user SerDes. The ac coupling is done inside the module and is thus not required on the host board. The voltage swing on these lines will be between 370 and 2000 mV differential ( $185-1000 \mathrm{mV}$ single ended) when properly terminated. These levels are compatible with CML and LVPECL voltage swings.
6. $V_{C C} R$ and $V_{C C} T$ are the receiver and transmitter power supplies. They are defined as $3.3 \mathrm{~V} \pm 5 \%$ at the SFP connector pin. The maximum supply current is 370 mA and the associated in-rush current will typically be no more than 30 mA above steady state after 500 nanoseconds.
7. TD-/+:These are the differential transmitter inputs. They are ac coupled differential lines with $100 \Omega$ differential termination inside the module. The ac coupling is done inside the module and is thus not required on the host board. The inputs will accept differential swings of $500-2400$ $\mathrm{mV}(250-1200 \mathrm{mV}$ single ended), though it is recommended that values between 500 and 1200 mV differential ( $250-600 \mathrm{mV}$ single ended) be used for best EMI performance. These levels are compatible with CML and LVPECL voltage swings.

## Absolute Maximum Ratings

| Parameter | Symbol | Minimum | Typical | Maximum | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Storage Temperature | Ts | -40 |  | +75 | ${ }^{\circ} \mathrm{C}$ | Note 1 |
| Case Temperature | Tc | -40 |  | +75 | ${ }^{\circ} \mathrm{C}$ | Note 1,2 |
| Relative Humidity | RH | 5 |  | 95 | \% | Note 1 |
| Module Supply Voltage | $\mathrm{V}_{\mathrm{CC}} \mathrm{T}, \mathrm{R}$ | -0.5 |  | 3.6 | V | Note 1, 2 |
| Data/Control Input Voltage | $V_{1}$ | -0.5 |  | $V_{\text {cc }}$ | V | Note 1 |
| Sense Output Current - MOD-DEF 2 |  |  |  | 5.0 | mA |  |

## Recommended Operating Conditions

| Parameter | Symbol | Minimum | Typical | Maximum | Unit | Notes |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Case Temperature | $\mathrm{T}_{\mathrm{C}}$ | 0 |  | +70 | ${ }^{\circ} \mathrm{C}$ | Note 3 |
| Module Supply Voltage | $\mathrm{V}_{\mathrm{CC} \text { T,R }}$ | 3.135 | 3.3 | 3.465 | V | Note 3 |
| Data Rate |  |  | 1.25 |  | $\mathrm{~Gb} / \mathrm{s}$ | Note 3 |

Transceiver Electrical Characteristics
( $\mathrm{T}_{\mathrm{C}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}} \mathrm{T}, \mathrm{R}=3.3 \mathrm{~V} \pm 5 \%$ )

| Parameter | Symbol | Minimum | Typical | Maximum | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit Error Rate | BER |  |  | 10-10 |  | Note 4 |
| AC Electrical Characteristics |  |  |  |  |  |  |
| Power Supply Noise Rejection (peak-peak) | PSNR |  | 100 |  | mV | Note 5 |
| DC Electrical Characteristics |  |  |  |  |  |  |
| Module supply current | lcC |  |  | 370 | mA | Note 6 |
| Power Dissipation | PDISS |  |  | 1150 | mW |  |
| Sense Outputs: MOD-DEF 2 | $\mathrm{V}_{\text {OH }}$ | 2.4 |  | $\mathrm{V}_{\text {cc }}, \mathrm{R}+0.3$ | V | Note 7 |
|  | V 0 L |  |  | 0.4 | V |  |
| Control Inputs: <br> Transmitter Disable MOD-DEF 1,2 | $\mathrm{V}_{\text {IH }}$ | 2.0 |  | $\mathrm{V}_{\mathrm{CC}}$ | V | Note 7 |
|  | VIL | 0 |  | 0.8 | V |  |
| Control Inputs: Transmitter Disable (TX_DISABLE) | $V_{\text {IH }}$ | 2.0 |  | VCC | V |  |
|  | VIL | 0 |  | 0.4 | V |  |

## Notes:

1. Absolute Maximum Ratings are those values beyond which damage to the device may occur if these limits are exceeded for other than a short period of time. See Reliability Data Sheet for specific reliability performance.
2. Between Absolute Maximum Ratings and the Recommended Operating Conditions functional performance is not intended, device reliability is not implied, and damage to the device may occur over an extended period of time.
3. Recommended Operating Conditions are those values outside of which functional performance is not intended, device reliability is not implied, and damage to the device may occur over an extended period of time. See Reliability Data Sheet for specific reliability performance later when it is ready.
4. 100 m Cat 5 cable.
5. MSA-specified filter is required on the host board to achieve PSNR performance over the frequency range 10 Hz to 2 MHz .
6. ICC max at $3.1 \mathrm{~V},+70^{\circ} \mathrm{C}$.
7. LVTTL, external 4.7-10 $\mathrm{K} \Omega$ pull-Up resistor required.

Transmitter and Receiver Electrical Characteristics
( $\mathrm{T}_{\mathrm{C}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}} \mathrm{T}, \mathrm{R}=3.3 \mathrm{~V} \pm 5 \%$ )

| Parameter | Symbol | Minimum | Typical | Maximum | Unit | Notes |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Data Input: <br> Transmitter Differential Input Voltage (TD +/-) | $\mathrm{V}_{\mathrm{l}}$ | 500 | 2400 | mV | Note 1 |  |
| Data Output: <br> Receiver Differential Output Voltage (RD +/-) | $\mathrm{V}_{\mathrm{O}}$ | 600 |  | 800 | mV | Note 2 <br> Note 3 |
| Receive Data Rise \& Fall Times (Receiver) | Trf |  | 250 | ps | Note 4 |  |

## Transceiver Timing Characteristics

( $\mathrm{T}_{\mathrm{C}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}} \mathrm{T}, \mathrm{R}=3.3 \mathrm{~V} \pm 5 \%$ )

| Parameter | Symbol | Minimum | Typical | Maximum | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Tx Disable Assert Time | t_off | Notes |  |  |  |
| Tx Disable Negate Time | t_on | NA |  | Note 5 |  |
| Module Reset Assert Time | t_off_rst | NA |  | Note 5 |  |
| Module Reset Negate Time | t_on_rst | 10 | $\mu \mathrm{~s}$ | Note 6 |  |
| Time to initialize | t_init | 300 | $\mu \mathrm{~s}$ | Note 7 |  |
| Tx Fault Assert Time | t_fault | 300 | ms |  |  |
| Tx Disable to Reset | t_reset | NA |  |  |  |
| Rate Select Change Time | t_ratesel | NA |  |  |  |
| Serial ID Clock Rate | F_serial_clock | NA |  |  |  |

## Notes:

1. Internally ac coupled and terminated ( 100 Ohm differential). These levels are compatible with CML and LVPECL voltage swings.
2. Internally ac coupled with an external 100 ohm differential load termination.
3. Represents nominal output voltage. User may change values through register 26.2:0. Please refer to Table 19 for output settings.
4. $20 \%-80 \%$ rise and fall times measured from the module's internally generated Gigabit Ethernet idle pattern at 1.25 Gbps .
5. Tx Disable function as described in the SFP MSA is not used in the 1000BASE-T module.
6. Time from rising edge of Tx Disable until link comes down.
7. Time from falling edge of Tx Disable until auto-negotiation starts.

t-init: MODULE HOT-PLUGGED OR VOLTAGE APPLIED AFTER INSERTION, WHEN TX_DISABLE IS NEGATED

t-init: VOLTAGE APPLIED WHEN TX_DISABLE IS ASSERTED

t_off_rst \& t_on_rst: TX_DISABLE (RESET) ASSERTED THEN DE-ASSERTED
Figure 6: Transceiver Timing Diagrams (Module Installed Except Where Noted)

Table 3: EEPROM Serial ID Memory Contents at address AO

| Address | Hex | ASCII | Address | Hex | ASCII | Address | Hex | ASCII | Address | Hex | ASCII |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 03 |  | 40 | 48 | H | 68 | Note 1 |  | 96 | 20 |  |
| 1 | 04 |  | 41 | 42 | B | 69 | Note 1 |  | 97 | 20 |  |
| 2 | 00 |  | 42 | 43 | C | 70 | Note 1 |  | 98 | 20 |  |
| 3 | 00 |  | 43 | 55 | U | 71 | Note 1 |  | 99 | 20 |  |
| 4 | 00 |  | 44 | 2D | - | 72 | Note 1 |  | 100 | 20 |  |
| 5 | 00 |  | 45 | 35 | 5 | 73 | Note 1 |  | 101 | 20 |  |
| 6 | 08 |  | 46 | 37 | 7 | 74 | Note 1 |  | 102 | 20 |  |
| 7 | 00 |  | 47 | 31 | 1 | 75 | Note 1 |  | 103 | 20 |  |
| 8 | 00 |  | 48 | 30 | 0 | 76 | Note 1 |  | 104 | 20 |  |
| 9 | 00 |  | 49 | 52 | R | 77 | Note 1 |  | 105 | 20 |  |
| 10 | 00 |  | 50 | 20 |  | 78 | Note 1 |  | 106 | 20 |  |
| 11 | 01 |  | 51 | 20 |  | 79 | Note 1 |  | 107 | 20 |  |
| 12 | OD |  | 52 | 20 |  | 80 | Note 1 |  | 108 | 20 |  |
| 13 | 00 |  | 53 | 20 |  | 81 | Note 1 |  | 109 | 20 |  |
| 14 | 00 |  | 54 | 20 |  | 82 | Note 1 |  | 110 | 20 |  |
| 15 | 00 |  | 55 | 20 |  | 83 | Note 1 |  | 111 | 20 |  |
| 16 | 00 |  | 56 | 20 |  | 84 | Note 2 |  | 112 | 20 |  |
| 17 | 00 |  | 57 | 20 |  | 85 | Note 2 |  | 113 | 20 |  |
| 18 | 64 |  | 58 | 20 |  | 86 | Note 2 |  | 114 | 20 |  |
| 19 | 00 |  | 59 | 20 |  | 87 | Note 2 |  | 115 | 20 |  |
| 20 | 41 | A | 60 | 00 |  | 88 | Note 2 |  | 116 | 20 |  |
| 21 | 47 | G | 61 | 00 |  | 89 | Note 2 |  | 117 | 20 |  |
| 22 | 49 | I | 62 | 00 |  | 90 | 20 |  | 118 | 20 |  |
| 23 | 4 C | L | 63 | Note 3 |  | 91 | 20 |  | 119 | 20 |  |
| 24 | 45 | E | 64 | 00 |  | 92 | 00 |  | 120 | 20 |  |
| 25 | 4E | N | 65 | 10 |  | 93 | 00 |  | 121 | 20 |  |
| 26 | 54 | T | 66 | 00 |  | 94 | 00 |  | 122 | 20 |  |
| 27 | 20 |  | 67 | 00 |  | 95 | Note 3 |  | 123 | 20 |  |
| 28 | 20 |  |  |  |  |  |  |  | 124 | 20 |  |
| 29 | 20 |  |  |  |  |  |  |  | 125 | 20 |  |
| 30 | 20 |  |  |  |  |  |  |  | 126 | 20 |  |
| 31 | 20 |  |  |  |  |  |  |  | 127 | 20 |  |
| 32 | 20 |  |  |  |  |  |  |  |  |  |  |
| 33 | 20 |  |  |  |  |  |  |  |  |  |  |
| 34 | 20 |  |  |  |  |  |  |  |  |  |  |
| 35 | 20 |  |  |  |  |  |  |  |  |  |  |
| 36 | 00 |  |  |  |  |  |  |  |  |  |  |
| 37 | 00 |  |  |  |  |  |  |  |  |  |  |
| 38 | 30 |  |  |  |  |  |  |  |  |  |  |
| 39 | D3 |  |  |  |  |  |  |  |  |  |  |

## Notes:

1. Address $68-83$ specify a unique identifier.
2. Address $84-91$ specify the date code.
3. Addresses 63 and 95 are check sums. Address 63 is the check sum for bytes $0-62$ and address 95 is the check sum for bytes 64-94.

## Internal ASIC Registers

The ASIC (or "PHY", for Physical Layer IC) in the transceiver module contains 32 registers. Each register contains 16 bits. The registers are summarized in Table 4 and detailed in Tables 5 through 22. Each bit is either Read Only (RO) or Read/Write (R/W). Some bits are also described as Latch High (LH) or Latch Low (LL) and/or Self Clearing (SC).

The registers are accessible through the 2-wire serial CMOS EEPROM protocol of the ATMEL AT24C01A or equivalent. The address of the PHY is 1010110x, where $x$ is the R/W bit. Each register's address is 000yyyyy, where yyyyy is the binary equivalent of the register number. Write and read operations must send or receive 16 bits of data, so the "multi-page" access protocol must be used.

Table 4. Summary of Internal IC Registers at address AC

| Register | Description |
| :--- | :--- |
| 0 | Control |
| 1 | Status |
| $2-3$ | N/A for SFP Module |
| 4 | Auto-Negotiation Advertisement |
| 5 | Auto-Negotiation Link Partner Ability |
| 6 | Auto-Negotiation Expansion |
| 7 | Auto-Negotiation Next Page Transmit |
| 8 | Auto-Negotiation Link Partner Received Next Page |
| 9 | MASTER-SLAVE Control Register |
| 10 | MASTER-SLAVE Status Register |
| $11-15$ | N/A for SFP Module |
| 16 | Extended Control 1 |
| 17 | Extended Status 1 |
| $18-19$ | N/A for SFP Module |
| 20 | Extended Control 2 |
| 21 | Receive Error Counter |
| 22 | Cable Diagnostic 1 |
| 23 | N/A for SFP Module |
| 26 | Extended Control 3 |
| 27 | Extended Status 2 |
| 28 | Cable Diagnostic 2 |
| $29-30$ | Specific Function Registers |
| 31 | N/A for SFP Module |

Table 5: Register 0 (Control)

| Bit | Name | Description | Hardware <br> Reset | Software Reset | Details |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 0.15 \\ & \text { R/W } \end{aligned}$ | Reset | $\begin{aligned} & 1=\text { PHY reset } \\ & 0=\text { Normal Operation } \end{aligned}$ | 0 | selfclearing | Performs software reset |
| $\begin{aligned} & 0.14 \\ & \text { R/W } \end{aligned}$ | Loopback | $\begin{aligned} & 1=\text { Enable } \\ & 0=\text { Disable } \end{aligned}$ | 0 | 0 | Serial data in on $\mathrm{RD}+/$ - is deserialized, then reserialized and sent out on TD+/- |
| $\begin{aligned} & 0.13 \\ & \text { R/W } \end{aligned}$ | Speed Selection (LSB) | $0=1000 \mathrm{Mb} / \mathrm{s}$ | 0 | Update | Paired with bit 0.6. Other settings indicate different speeds, but the module will not function at speeds other than $1000 \mathrm{Mb} / \mathrm{s}$. This bit is only meaningful if bit 0.12 is 0 . |
| $\begin{aligned} & 0.12 \\ & \text { R/W } \end{aligned}$ | Auto-Negotiation Enable | $\begin{aligned} & 1=\text { Enable } \\ & 0=\text { Disable } \end{aligned}$ | 0 | Update | Changes to this bit take effect after software reset. |
| $\begin{aligned} & 0.11 \\ & \text { R/W } \end{aligned}$ | Power Down | $\begin{aligned} & 1=\text { Power Down } \\ & 0=\text { Normal Operation } \end{aligned}$ | 0 | 0 |  |
| $\begin{aligned} & 0.10 \\ & \text { R/W } \end{aligned}$ | Isolate | $\begin{aligned} & 1=\text { Isolate } \\ & 0=\text { Normal Operation } \end{aligned}$ | 0 | 0 |  |
| 0.9 <br> R/W/SC | Restart <br> Auto-Negotiation | $\begin{aligned} & 1=\text { Restart Auto-Negotiation Process } \\ & 0=\text { normal operation } \end{aligned}$ | 0 | Selfclearing |  |
| $\begin{aligned} & 0.8 \\ & \text { R/W } \end{aligned}$ | Duplex Mode | $\begin{aligned} & 1=\text { Full Duplex } \\ & 0=\text { Half Duplex } \end{aligned}$ | 1 | Update | This bit is only meaningful if 0.12 is 0 . |
| $\begin{aligned} & 0.7 \\ & \text { R/W } \end{aligned}$ | Collision Test | $\begin{aligned} & 1=\text { enable COL signal test } \\ & 0=\text { disable COL signal test } \end{aligned}$ | 0 | 0 |  |
| $\begin{aligned} & 0.6 \\ & \text { R/W } \end{aligned}$ | Speed Selection (MSB) | $1=1000 \mathrm{Mb} / \mathrm{s}$ | 1 | Update | Paired with bit 0.13. Other settings indicate different speeds, but the module will not function at speeds other than $1000 \mathrm{Mb} / \mathrm{s}$. This bit is only meaningful if bit 0.12 is 0 . |
| $\begin{aligned} & \text { 0.5:0 } \\ & \text { R/W } \end{aligned}$ | N/A to SFP Module |  | 000000 | 000000 |  |

Table 6: Register 1 (Status)

| Bit | Name | Description | Hardware Reset | Software <br> Reset | Details |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 1.15: 9 \\ & \text { RO } \end{aligned}$ | N/A to SFP Module |  | 0000000 | 0000000 |  |
| $\begin{aligned} & 1.8 \\ & \text { RO } \end{aligned}$ | Extended Status | $1=$ Extended status information in register 15 | 1 | 1 | Always 1 |
| $\begin{aligned} & 1.7 \\ & \text { RO } \end{aligned}$ | N/A to SFP Module |  | 0 | 0 |  |
| $\begin{aligned} & 1.6 \\ & \text { RO } \end{aligned}$ | MF Preamble Suppression | $1=$ PHY will accept management frames with preamble suppressed. | 1 | 1 | Always 1 |
| $\begin{aligned} & 1.5 \\ & \text { R0 } \end{aligned}$ | Auto-Negotiation Complete | $1=$ Auto-Negotiation Process Completed <br> $0=$ Auto-Negotiation Process Not Completed | 0 | 0 |  |
| $\begin{aligned} & \hline 1.4 \\ & \text { RO/LH } \end{aligned}$ | Remote Fault | 1 = remote fault condition detected <br> 0 - no remote fault condition detected | 0 | 0 |  |
| $\begin{aligned} & 1.3 \\ & \text { RO } \end{aligned}$ | Auto-Negotiation Ability | $1=$ module is able to perform Auto-Negotiation <br> $0=$ module is unable to perform Auto-Negotiation | 1 | 1 |  |
| $\begin{aligned} & 1.2 \\ & \text { R0/LL } \end{aligned}$ | Link Status | $\begin{aligned} & 1=\text { link is up } \\ & 0=\text { link is down } \end{aligned}$ | 0 | 0 |  |
| $\begin{aligned} & 1.1 \\ & \text { RO/LH } \end{aligned}$ | Jabber Detect | 1 = jabber condition detected <br> $0=$ no jabber condition detected | 0 | 0 |  |
| $\begin{aligned} & 1.0 \\ & \text { RO } \end{aligned}$ | Extended Capability | $1=$ extended register capabilities | 1 | 1 | Always 1 |

Table 7. Register 4 (Auto-Negotiation Advertisement)

| Bit | Name | Description | Hardware <br> Reset | Software Reset | Details |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 4.15:14 } \\ & \text { R/W } \end{aligned}$ | N/A to SFP Module |  | 00 | 00 | When writing to register 4, be sure to preserve the values of these bits. Changes to these values can interrupt the normal operation of the SFP module. |
| $\begin{aligned} & 4.13 \\ & \text { R/W } \end{aligned}$ | Remote Fault | $1=$ Remote fault bit is set <br> $0=$ No remote fault | 0 | Retain | This bit takes effect after auto-negotiation is restarted, either via bit 0.9 or because the link goes down. |
| $\begin{aligned} & 4.12 \\ & \text { R/W } \end{aligned}$ | N/A to SFP Module |  | 0 | Retain |  |
| $\begin{aligned} & \text { 4.11:10 } \\ & \text { R/W } \end{aligned}$ | PAUSE Encoding | 11 = Both Asymmetric PAUSE and Symmetric PAUSE toward local device <br> 10 = Asymmetric PAUSE toward link partner $01=$ Symmetric PAUSE $00=$ No PAUSE | 11 | Retain | This bit takes effect after auto-negotiation is restarted, either via bit 0.9 or because the link goes down. |
| $\begin{aligned} & \text { 4.9:5 } \\ & \text { R/W } \end{aligned}$ | N/A to SFP Module |  | 00000 | 00000 |  |
| $\begin{aligned} & \text { 4.4:0 } \\ & \text { R0 } \end{aligned}$ | IEEE 802.3 Selector Field |  | 00001 | 00001 | Set per IEEE standard. |

Table 8: Register 5 (Auto-Negotiation Link Partner Ability)

| Bit | Name | Description | Hardware <br> Reset | Software <br> Reset | Details |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 5.15 \\ & \text { RO } \end{aligned}$ | Next Page | 1 = Link partner advertises next page ability <br> $0=$ Link partner does not advertise next page ability | 0 | 0 |  |
| $\begin{aligned} & 5.14 \\ & \text { RO } \end{aligned}$ | Acknowledge | 1 = Link partner acknowledges receeiving link code word from module $0=$ Link partner does not acknowledge receiving link code word from module | 0 | 0 |  |
| $\begin{aligned} & 5.13 \\ & \text { RO } \end{aligned}$ | Remote Fault | $1=$ Link partner has a remote fault <br> $0=$ Link partner does not have a remote fault | 0 | 0 |  |
| $\begin{aligned} & 5.12 \\ & \text { RO } \end{aligned}$ | N/A to SFP Module |  | 0 | 0 |  |
| $\begin{aligned} & \text { 5.11:10 } \\ & \text { R0 } \end{aligned}$ | PAUSE Encoding | 11 = Asymmetric PAUSE and Symmetric PAUSE toward local device <br> 10 = Asymmetric PAUSE toward link partner <br> $01=$ Symmetric PAUSE <br> $00=$ No PAUSE | 00 | 00 |  |
| $\begin{aligned} & 5.9: 5 \\ & \text { RO } \end{aligned}$ | N/A to SFP Module |  | 00000 | 00000 |  |
| $\begin{aligned} & \text { 5.4:0 } \\ & \text { R0 } \end{aligned}$ | IEEE 802.3 <br> Selector Field |  | 00000 | 00000 | Set per IEEE standard. |

## Table 9: Register 6 (Auto-Negotiation Expansion)

| Bit | Name | Description | Hardware <br> Reset | Software <br> Reset | Details |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 6.15:5 } \\ & \text { RO } \end{aligned}$ | N/A to SFP Module |  | 00000000000 | 00000000000 |  |
| $\begin{aligned} & 6.4 \\ & \text { RO } \end{aligned}$ | Parallel <br> Detection Fault | 1 = A fault has been detected via the Parallel Detection function $0=A$ fault has not been detected via the Parallel Detection function | 0 | 0 | This register is not valid until auto-negotiation is complete, as indicated by bit 1.5. |
| $\begin{aligned} & 6.3 \\ & \text { RO } \end{aligned}$ | Link Partner Next Page Able | 1 = Link partner is next page able <br> $0=$ Link partner is not next page able | 0 | 0 | See note in bit 6.4. |
| $\begin{aligned} & 6.2 \\ & \text { RO } \end{aligned}$ | Next Page Able | $\begin{aligned} & 1=\text { Local device is next page able } \\ & 0=\text { Local device is not next page able } \end{aligned}$ | 1 | 1 | See note in bit 6.4. |
| $\begin{aligned} & 6.1 \\ & \text { RO/LH } \end{aligned}$ | Page Received | 1 = A new page has been received <br> $0=$ A new page has not been received | 0 | 0 | See note in bit 6.4. |
| $\begin{aligned} & 6.0 \\ & \text { R0 } \end{aligned}$ | Link Partner Auto-Negotiation Able | 1 = Link partner is auto-negotiation able <br> $0=$ Link partner is not auto-negotiation able | 0 | 0 | See note in bit 6.4. |

Table 10: Register 7 (Auto-Negotiation Next Page Transmit Register)

| Bit | Name | Description | Hardware Reset | Software Reset | Details |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 7.15 \\ & \text { R/W } \end{aligned}$ | Next Page | $\begin{aligned} & 1=\text { Additional next pages to follow } \\ & 0=\text { Last page } \end{aligned}$ | 0 | 0 |  |
| $\begin{aligned} & 7.14 \\ & \text { RO } \end{aligned}$ | N/A to SFP Module |  | 0 | 0 |  |
| $\begin{aligned} & 7.13 \\ & \text { R/W } \end{aligned}$ | Message Page | $\begin{aligned} & 1 \text { = Message page } \\ & 0=\text { Unformatted page } \end{aligned}$ | 1 | 1 |  |
| $\begin{aligned} & 7.12 \\ & \text { R/W } \end{aligned}$ | Acknowledge 2 | $1=$ Will comply with message <br> $0=$ Will not comply with message | 0 | 0 |  |
| $\begin{aligned} & 7.11 \\ & \text { RO } \end{aligned}$ | Toggle | $1=$ previous value of the toggle bit was $00=$ previous value of the toggle bit was 1 | 0 | 0 |  |
| $\begin{aligned} & \text { 7.10:0 } \\ & \text { R/W } \end{aligned}$ | Message/ Unformatted Code Field |  | 00000000001 | 00000000001 |  |

Table 11: Register 8 (Auto-Negotiation Link Partner Received Next Page)

| Bit | Name | Description | Hardware <br> Reset | Software Reset | Details |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 8.15 \\ & \text { RO } \end{aligned}$ | Next Page | $\begin{aligned} & 1=\text { Additional next pages to follow } \\ & 0=\text { Last page } \end{aligned}$ | 0 | 0 |  |
| $\begin{aligned} & 8.14 \\ & \text { RO } \end{aligned}$ | Acknowledge | 1 = Acknowledge received <br> $0=$ Acknowledge not received | 0 | 0 |  |
| $\begin{aligned} & 8.13 \\ & \text { RO } \end{aligned}$ | Message Page | $\begin{aligned} & 1 \text { = Message page } \\ & 0=\text { Unformatted page } \end{aligned}$ | 0 | 0 |  |
| $\begin{aligned} & 8.12 \\ & \text { RO } \end{aligned}$ | Acknowledge 2 | $1=$ Will comply with message <br> $0=$ Will not comply with message | 0 | 0 |  |
| $\begin{aligned} & 8.11 \\ & \text { RO } \end{aligned}$ | Toggle | 1 = previous value of the toggle bit was $00=$ previous value of the toggle bit was 1 | 0 | 0 |  |
| $\begin{aligned} & \text { 8.10:0 } \\ & \text { R0 } \end{aligned}$ | Message/Unformatted Code Field |  | 00000000000 | 00000000000 |  |

Table 12: Register 9 (MASTER-SLAVE Control)

| Bit | Name | Description | Hardware Reset | Software Reset | Details |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 9.15: 13 \\ & \text { R/W } \end{aligned}$ | Transmitter Test Mode | $\begin{aligned} & 000=\text { Normal Operation } \\ & 001=\text { Transmit Waveform Test } \\ & 010=\text { Transmit Jitter Test in MASTER Mode } \\ & 011=\text { Transmit Jitter Test in SLAVE Mode } \end{aligned}$ | 000 | 000 | The module enters test modes when MDI crossover is first disabled via bits 16.6:5. |
| $\begin{aligned} & 9.12 \\ & \text { R/W } \end{aligned}$ | MASTER-SLAVE <br> Manual Config Enable | 1 = Enable MASTER-SLAVE Manual configuration value in register 9.11 $0=$ Disable MASTER-SLAVE Manual configuration value in register 9.11 | 0 | Retain | This bit takes effect after autonegotiation is restarted via bit 0.9 . |
| $\begin{aligned} & 9.11 \\ & \text { R/W } \end{aligned}$ | MASTER-SLAVE Config Value | 1 = Configure PHY as MASTER during MASTER-SLAVE negotiation $0=$ Configure PHY as SLAVE during MASTER-SLAVE negotiation | 1 | Retain | This bit takes effect after autonegotiation is restarted via bit 0.9. This bit is ignored unless bit 9.12 is 1 . |
| $\begin{aligned} & 9.10 \\ & \text { R/W } \end{aligned}$ | Port Type | $\begin{aligned} & 1=\text { Prefer PHY as MASTER (multiport) } \\ & 0=\text { Prefer PHY as SLAVE (single port) } \end{aligned}$ | 1 | Retain | This bit takes effect after autonegotiation is restarted via bit 0.9. This bit is ignored unless bit 9.12 is 0 . |
| $\begin{aligned} & 9.9 \\ & \text { R/W } \end{aligned}$ | 1000BASE-T <br> Full Duplex | 1 = Advertise PHY is 1000BASE-T full duplex capable $0=$ Advertise PHY is not 1000BASE-T full duplex capable | 1 | Retain | This bit takes effect after autonegotiation is restarted via bit 0.9 . |
| $\begin{aligned} & 9.8 \\ & \text { R/W } \end{aligned}$ | 1000BASE-T <br> Half Duplex | 1 = Advertise PHY is 1000BASE-T half duplex capable $0=$ Advertise PHY is not 1000BASE-T half duplex capable | 0 | Retain | This bit takes effect after autonegotiation is restarted via bit 0.9 . |
| $\begin{aligned} & 9.7: 0 \\ & \text { RO } \end{aligned}$ | N/A to SFP Module |  | 00000000 | 00000000 |  |

Table 13: Register 10 (MASTER-SLAVE Status)

| Bit | Name | Description | Hardware <br> Reset | Software <br> Reset | Details |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 10.15 <br> RO/LH/SC | MASTER-SLAVE Configuration Fault | $1=$ MASTER-SLAVE configuration fault detected $0=$ No MASTER-SLAVE configuration fault detected | 0 | 0 | This bit is cleared each time that this register is read. This bit clears on Auto-Negotiation enable or Auto-Negotiation complete. This bit is set if the number of failed MASTER-SLAVE resolutions reaches 7 . This bit is set if both PHY's are forced to MASTER's or SLAVE's at the same time using bits 9.12 and 9.11 . |
| $\begin{aligned} & 10.14 \\ & \text { RO } \end{aligned}$ | MASTER-SLAVE Configuration Resolution | 1 = Local PHY configuration resolved to MASTER <br> 0 = Local PHY configuration resolved to SLAVE | 0 | 0 |  |
| $\begin{aligned} & 10.13 \\ & \text { RO } \end{aligned}$ | Local Receiver Status | $\begin{aligned} & 1=\text { Local Receiver OK } \\ & 0=\text { Local Receiver not } 0 \mathrm{~K} \end{aligned}$ | 0 | 0 |  |
| $\begin{aligned} & 10.12 \\ & \text { RO } \end{aligned}$ | Remote Receiver Status | $\begin{aligned} & 1=\text { Remote Receiver OK } \\ & 0=\text { Remote Receiver not } 0 \mathrm{~K} \end{aligned}$ | 0 | 0 |  |
| $\begin{aligned} & 10.11 \\ & \text { RO } \end{aligned}$ | Link Partner Full Duplex | 1 = Link Partner is capable of 1000BASE-T full duplex $0=$ Link Parnter is not capable of 1000BASE-T full duplex | 0 | 0 | This bit is valid only when the Page Received bit (6.1) is set to 1. |
| $\begin{aligned} & 10.10 \\ & \text { RO } \end{aligned}$ | Link Partner Half Duplex | 1 = Link Partner is capable of 1000BASE-T half duplex $0=$ Link Parnter is not capable of 1000BASE-T half duplex | 0 | 0 | This bit is valid only when the Page Received bit (6.1) is set to 1. |
| 10.9:8 | N/A to SFP Module |  | 00 | 00 |  |
| $\begin{aligned} & \text { 10.7:0 } \\ & \text { RO/SC } \end{aligned}$ | Idle Error Count | Counts errors when receiving idle patterns. | 00000000 | 00000000 | These bits do not roll-over when they are all one's. |

Table 14: Register 16 (Extended Control 1)

| Bit | Name | Description | Hardware <br> Reset | Software <br> Reset | Details |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 16.15:7 } \\ & \text { R/W } \end{aligned}$ | N/A to SFP Module |  | 000000000 | Retain (15:10, 7) or Update (9:8) | When writing to register 16, be sure to preserve the values of these bits. Changes to these values can interrupt the normal operation of the SFP module. |
| $\begin{aligned} & \text { 16.6:5 } \\ & \text { R/W } \end{aligned}$ | MDI Crossover Mode | $\begin{aligned} & 00=\text { Manual MDI configuration } \\ & 01=\text { Manual MDIX configuration } \\ & 10=\text { N/A to SFP module } \\ & 11=\text { Enable automatic crossover } \end{aligned}$ | 11 | Update | Changes to this bit take effect after software reset. |
| $\begin{aligned} & \text { 16.4:0 } \\ & \text { R/W } \end{aligned}$ | N/A to SFP Module |  | 11000 | Retain (2:0) or Update (4:3) | When writing to register 16 , be sure to preserve the values of these bits. Changes to these values can interrupt the normal operation of the SFP module. |

Table 15: Register 17 (Extended Status 1)

| Bit | Name | Description | Hardware Reset | Software Reset | Details |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 17.15: 14 \\ & \text { RO } \end{aligned}$ | Speed | $10=1000 \mathrm{Mbps}$ | 0 | Retain | This bit is only valid after bit 17.11 is set. |
| $\begin{aligned} & 17.13 \\ & \text { RO } \end{aligned}$ | Duplex | $\begin{aligned} & 1=\text { Full duplex } \\ & 0=\text { Half duplex } \end{aligned}$ | 0 | Retain | This bit is only valid after bit 17.11 is set. |
| $\begin{aligned} & 17.12 \\ & \text { RO/LH } \end{aligned}$ | Page Received | 1 = Page received <br> $0=$ Page not received | 0 | 0 |  |
| $\begin{aligned} & 17.11 \\ & \text { RO } \end{aligned}$ | Speed and Duplex Resolved | $\begin{aligned} & 1=\text { Resolved } \\ & 0=\text { Speed not resolved } \end{aligned}$ | 0 | 0 | This bit is set when auto-negotiation is either completed or disabled. |
| $\begin{aligned} & 17.10 \\ & \text { RO } \end{aligned}$ | Link | $\begin{aligned} & 1=\text { Link up } \\ & 0=\text { Link down } \end{aligned}$ | 0 | 0 |  |
| $\begin{aligned} & 17.9: 7 \\ & \text { RO } \end{aligned}$ | Cable Length | $\begin{aligned} & 000=<50 \mathrm{~m} \\ & 001=50-80 \mathrm{~m} \\ & 010=80-110 \mathrm{~m} \\ & 011=110-140 \mathrm{~m} \\ & 100=>140 \mathrm{~m} \end{aligned}$ | 000 | 000 |  |
| $\begin{aligned} & 17.6 \\ & \text { RO } \end{aligned}$ | MDI Crossover Status | $\begin{aligned} & 1=\text { Crossover } \\ & 0=\text { No crossover } \end{aligned}$ | 0 | 0 | Crossover means that pairs $\mathrm{A}+/-$ (pins 1 \& 2 on the RJ45 jack) and B+/- (pins 3 \& 6) are interchanged and $C+/-($ pins 4 \&5) and $D+/-($ pins $7 \& 8$ ) are interchanged. This bit is only valid after bit 17.11 is set. |
| $\begin{aligned} & 17.5: 4 \\ & \text { RO } \end{aligned}$ | N/A to SFP Module |  | 00 | 00 |  |
| $\begin{aligned} & 17.3 \\ & \text { RO } \end{aligned}$ | MAC Transmit Pause Enabled | $\begin{aligned} & 1=\text { Transmit pause enabled } \\ & 0=\text { Transmit pause disabled } \end{aligned}$ | 0 | 0 | This bit reflects the capability of the MAC to which the module is connected on the serial side. This bit is only valid after bit 17.11 is set. |
| $\begin{aligned} & 17.2 \\ & \text { RO } \end{aligned}$ | MAC Receive Pause Enabled | 1 = Receive pause enabled <br> $0=$ Receive pause disabled | 0 | 0 | This bit reflects the capability of the MAC to which the module is connected on the serial side. This bit is only valid after bit 17.11 is set. |
| $\begin{aligned} & 17.1 \\ & \text { RO } \end{aligned}$ | Polarity | $\begin{aligned} & 1=\text { Polarity reversed } \\ & 0=\text { Polarity not reversed } \end{aligned}$ | 0 | 0 | This bit is set if any of the four twisted pairs have the + and - wires reversed. |
| $\begin{aligned} & 17.0 \\ & \text { R0 } \end{aligned}$ | Jabber | $\begin{aligned} & 1=\text { Jabber detected } \\ & 0=\text { No jabber detected } \end{aligned}$ | 0 |  |  |

Table 16: Register 20 (Extended Control 2)

| Bit | Name | Description | Hardware Reset | Software Reset | Details |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $20.15$ | Link down on no idles | $\begin{aligned} & 1=\text { Link lock lost } \\ & 0=\text { Link lock intact } \end{aligned}$ | 0 | 0 | If idle patterns are not seen within 1 ms , link lock is lost and link is brought down. |
| $\begin{aligned} & \text { 20.14:4 } \\ & \text { R/W } \end{aligned}$ | N/A to SFP Module |  | 00011000110 | 0001100110 | When writing to register 20, be sure to preserve the values of these bits. Changes to these values can interrupt the normal operation of the SFP module. |
| $\begin{aligned} & 20.3 \\ & \text { R/W } \end{aligned}$ | Clause 37 <br> Auto-Negotiation <br> Enable | $0=$ Disable BASE-X auto-negotiation <br> 1 = Enable BASE-X auto-negotiation | 1 | Update | Changes to this bit take effect after software reset. |
| $\begin{aligned} & \text { 20.2:0 } \\ & \text { R/W } \end{aligned}$ | N/A to SFP Module |  | 000 | 000 | When writing to register 20, be sure to preserve the values of these bits. Changes to these values can interrupt the normal operation of the SFP module. |

Table 17: Register 21 (Receive Error Counter)

| Bit | Name | Description | Hardware <br> Reset | Software <br> Reset | Details |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 21.15:0 <br> RO/SC | Receive errors | Counts errors received on the 1000BASE-T <br> side | 0 | 0 | These bits do not roll-over when <br> they are all one's. |

Table 18: Register 22 (Cable Diagnostic 1)

| Bit | Name | Description | Hardware Reset | Software Reset | Details |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 22.7:0 } \\ & \text { R/W } \end{aligned}$ | BASE-X/ BASE-TAutoNegotiation Register Select | $00000000=$ Registers $0-1,14-8$ and 17-19 are BASE-T values00000001= Registers 0-1, 14-8 and 17-19 are BASE$X$ values | 00000000 | Retain | Overlapping usage with VCT (see below) |
| $\begin{aligned} & 22.15: 8 \\ & \text { R0 } \\ & \hline \end{aligned}$ | N/A to SFP Module |  |  |  |  |
| $\begin{aligned} & \text { 22.1:0 } \\ & \mathrm{R} / \mathrm{W} \end{aligned}$ | MDI Pair Select | $\begin{aligned} & 00=\text { Pins } 1 \& 2 \text { (Channel A) } \\ & 01=\text { Pins } 3 \& 6 \text { (Channel B) } \\ & 10=\text { Pins } 4 \text { \& } 5 \text { (Channel C) } \\ & 11=\text { Pins } 7 \& 8 \text { (Channel D) } \end{aligned}$ | 00 | Retain | For VCT results, choose the twisted pair on which register 28 will display. |

Table 19: Register 26 (Extended Control 3)

| Bit | Name | Description | Hardware <br> Reset | Software <br> Reset |
| :--- | :--- | :--- | :--- | :--- | | Details |
| :--- |

Table 20: Register 27 (Extended Status 2)

| Bit | Name | Description | Hardware <br> Reset | Software <br> Reset | Details |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 27.15:13 } \\ & \text { RO/SC } \end{aligned}$ | N/A to SFP Module |  | 100 | Update <br> (27.15), <br> Retain <br> (27.14:13) | When writing to register 27, be sure to preserve the values of these bits. Changes to these values can interrupt the normal operation of the SFP module. |
| $\begin{aligned} & 27.12 \\ & \text { R/W } \end{aligned}$ | 1000BASE-X <br> Auto-negotiation Bypass Enable | $\begin{aligned} & 1=\text { Enabled } \\ & 0=\text { Disabled } \end{aligned}$ | 1 | Update | If enabled, BASE-X link will come up after 200 ms even if BASE-X auto-negotiation fails. When writing to register 27, be sure to preserve the values of this bit. Changes to this value can interrupt the normal operation of the SFP module. |
| $\begin{aligned} & 27.11 \\ & \text { RO } \end{aligned}$ | 1000BASE-X <br> Auto-negotiation Bypass Status | $1=$ BASE-X auto-negotiation failed and BASE-X link came up becase bypass mode timer expired $0=$ BASE-X link came up bacause regular BASE-X auto-negotiation was completed | 0 | Retain | See bit 27.12. |
| $\begin{aligned} & \text { 27.10:0 } \\ & \text { R/W } \end{aligned}$ | N/A to SFP <br> Module |  | 00010001000 | Update | When writing to register 27 , be sure to preserve the values of these bits. Changes to these values can interrupt the normal operation of the SFP module. |

Table 21: Register 28 (Cable Diagnostic 2)

| Bit | Name | Description | Hardware <br> Reset | Software <br> Reset |
| :--- | :--- | :--- | :--- | :--- | | Details |
| :--- | | 28.15 | Enable Cable <br> Diagnostic Test | $1=$ Enable test <br> $0=$ disable test | 0 |
| :--- | :--- | :--- | :--- |
| R/W |  |  |  |

## Table 22: Registers 29-30 (Specific Function Registers)

Specific function registers are used to enable special functions such as packet generator, CRC error check and external loopback.


Figure 7a: Module Drawing (dimensions in millimeter)


Figure 7b. Assembly Drawing


NOTE:
DIMENSIONS IN MILLIMETERS


Figure 7c. Angled Application


NOTES:
(1) PADS AND VIAS ARE
CHASSIS GROUND.
(2) THROUGH HOLES.
(3) HATCHED AREA DENOTES COMPONENT

AND TRACE KEEPOUT (EXCEPT
CHASSIS GROUND)
(4) AREA DENOTES COMPONENT KEEP-

DETAIL 1
Figure 7d. SFP Host Board Mechanical Layout

For product information and a complete list of distributors, please go to our web site: www.avagotech.com
Avago, Avago Technologies, and the A logo are trademarks of Avago Technologies, Limited in the United States and other countries. Data subject to change. Copyright © 2006 Avago Technologies Pte. All rights reserved. Obsoletes 5989-3024EN AV02-0222EN - April 20, 2007

