8-Pin, Stereo A/D Converter for Digital Audio

Features

- Single +5 V Power Supply
- 18-Bit Resolution
- 94 dB Dynamic Range
- Linear Phase Digital Anti-Alias Filtering
  - 0.05 dB Passband Ripple
  - 80 dB Stopband Rejection
- Low Power Dissipation: 150 mW
  - Power-Down Mode for Portable Applications
- Complete CMOS Stereo A/D System
  - Delta-Sigma A/D Converters
  - Digital Anti-Alias Filtering
  - S/H Circuitry and Voltage Reference
- Adjustable System Sampling Rates including 32, 44.1, and 48 kHz

General Description

The CS5330A/31A is a complete stereo analog-to-digital converter that performs antialias filtering, sampling and analog-to-digital conversion generating 18-bit values for both left and right inputs in serial form. The output sample rate can be infinitely adjusted between 2 kHz and 50 kHz.

The CS5330A/31A operates from a single +5 V supply and requires only 150 mW for normal operation, making it ideal for battery-powered applications.

The ADC uses delta-sigma modulation with 128X oversampling, followed by digital filtering and decimation, which removes the need for an external anti-alias filter. The linear-phase digital filter has a passband to 21.7 kHz, 0.05 dB passband ripple and >80 dB stopband rejection. The device also contains a high-pass filter to remove DC offsets.

The device is available in an 8-pin SOIC package in both Commercial (-10° to +70° C) and Automotive grades (-40° to +85° C). Please refer to "Ordering Information" on page 16 for complete details.
# TABLE OF CONTENTS

1. PIN DESCRIPTIONS ................................................................. 3
2. CHARACTERISTICS AND SPECIFICATIONS ................................. 4
   SPECIFIED OPERATING CONDITIONS ........................................ 4
   ABSOLUTE MAXIMUM RATINGS ................................................. 4
   ANALOG INPUT CHARACTERISTICS .......................................... 5
   DIGITAL CHARACTERISTICS ................................................... 6
   DIGITAL FILTER CHARACTERISTICS ........................................ 6
   SWITCHING CHARACTERISTICS ................................................. 7
3. GENERAL DESCRIPTION .......................................................... 9
   3.1 System Design ................................................................ 9
       3.1.1 Master Clock ............................................................ 9
       3.1.2 Serial Data Interface ................................................ 9
       3.1.3 Master Mode ............................................................ 9
       3.1.4 Slave Mode ............................................................. 10
       3.1.5 CS5330A ................................................................. 10
       3.1.6 CS5331A ................................................................. 10
       3.1.7 Analog Connections ................................................ 11
       3.1.8 High-Pass Filter ....................................................... 11
       3.1.9 Initialization and Power-Down .................................... 11
       3.1.10 Grounding and Power Supply Decoupling ................. 12
       3.1.11 Digital Filter ......................................................... 13
4. PARAMETER DEFINITIONS ....................................................... 14
5. REFERENCES ........................................................................ 15
6. PACKAGE DESCRIPTIONS ......................................................... 15
7. ORDERING INFORMATION ........................................................ 16
8. REVISION HISTORY ............................................................... 16

# LIST OF FIGURES

Figure 1. Typical Connection Diagram ........................................... 8
Figure 2. Data Output Timing-CS5330A ......................................... 10
Figure 3. Data Output Timing - CS5331A (I²S Compatible) ............... 10
Figure 4. CS5330A/31A Initialization and Power-Down Sequence .... 12
Figure 5. CS5330A/31A Digital Filter Stopband Rejection ............... 13
Figure 6. CS5330A/31A Digital Filter Transition Band ................. 13
Figure 7. CS5330A/31A Digital Filter Passband Ripple ................. 13
Figure 8. CS5330A/31A Digital Filter Transition Band ................. 13

# LIST OF TABLES

Table 1. Common Clock Frequencies ............................................. 9
1. PIN DESCRIPTIONS

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>#</th>
<th>Pin Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SDATA</td>
<td>1</td>
<td><strong>Audio Serial Data Output</strong> <em>(Output)</em> - Two’s complement MSB-first serial data is output on this pin. A 47 kΩ resistor on this pin will place the CS5330A/31A into Master Mode.</td>
</tr>
<tr>
<td>SCLK</td>
<td>2</td>
<td><strong>Serial Data Clock</strong> <em>(Input/Output)</em> - SCLK is an input clock at any frequency from 32x to 64x the output word rate. SCLK can also be an output clock at 64x if in the Master Mode. Data is clocked out on the falling edge of SCLK.</td>
</tr>
<tr>
<td>LRCK</td>
<td>3</td>
<td><strong>Left/Right Clock</strong> <em>(Input/Output)</em> - LRCK selects the left or right channel for output on SDATA. The LRCK frequency must be at the output sample rate. LRCK is an output clock if in Master Mode. Although the outputs of each channel are transmitted at different times, the two words in an LRCK cycle represent simultaneously sampled analog inputs.</td>
</tr>
<tr>
<td>MCLK</td>
<td>4</td>
<td><strong>Master Clock Input</strong> <em>(Input)</em> - Source for the delta-sigma modulator sampling and digital filter clock. Sample rates and digital filter characteristics scale to the MCLK frequency.</td>
</tr>
<tr>
<td>AINR</td>
<td>5</td>
<td><strong>Analog Right Channel Input</strong> <em>(Input)</em> - Analog input for the right channel. Typically 4 Vpp for a full-scale input signal.</td>
</tr>
<tr>
<td>AGND</td>
<td>6</td>
<td><strong>Analog Ground</strong> <em>(Input)</em> - Analog ground reference.</td>
</tr>
<tr>
<td>VA+</td>
<td>7</td>
<td><strong>Positive Analog Power</strong> <em>(Input)</em> - Positive analog supply (Nominally +5 V).</td>
</tr>
<tr>
<td>AINL</td>
<td>8</td>
<td><strong>Analog Left Channel Input</strong> <em>(Input)</em> - Analog input for the left channel. Typically 4 Vpp for a full-scale input signal.</td>
</tr>
</tbody>
</table>
2. CHARACTERISTICS AND SPECIFICATIONS
(All Min/Max characteristics and specifications are guaranteed over the Specified Operating Conditions. Typical performance characteristics and specifications are derived from measurements taken at nominal supply voltages and $T_A = 25^\circ C$.)

SPECIFIED OPERATING CONDITIONS
(AGND = 0V, all voltages with respect to ground)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Analog Supply Voltage</td>
<td>VA+</td>
<td>4.75</td>
<td>5.0</td>
<td>5.25</td>
<td>V</td>
</tr>
<tr>
<td>Ambient Operating Temperature (Power Applied)</td>
<td>$T_A$</td>
<td>-10</td>
<td>-</td>
<td>+70</td>
<td>°C</td>
</tr>
<tr>
<td>BSZ, DSZ</td>
<td></td>
<td>-40</td>
<td>-</td>
<td>+85</td>
<td>°C</td>
</tr>
</tbody>
</table>

ABSOLUTE MAXIMUM RATINGS
(AGND = 0V, all voltages with respect to ground.) (Note 1)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Analog Supply Voltage</td>
<td>VA+</td>
<td>-0.3</td>
<td>-</td>
<td>+6.0</td>
<td>V</td>
</tr>
<tr>
<td>Input Current, Any Pin Except Supplies (Note 2)</td>
<td>lin</td>
<td>-</td>
<td>-</td>
<td>±10</td>
<td>mA</td>
</tr>
<tr>
<td>Analog Input Voltage (Note 3)</td>
<td>VINA</td>
<td>-0.7</td>
<td>-</td>
<td>VA+0.7</td>
<td>V</td>
</tr>
<tr>
<td>Digital Input Voltage (Note 3)</td>
<td>VIND</td>
<td>-0.7</td>
<td>-</td>
<td>VA+0.7</td>
<td>V</td>
</tr>
<tr>
<td>Ambient Temperature (power applied)</td>
<td>$T_A$</td>
<td>-55</td>
<td>-</td>
<td>+125</td>
<td>°C</td>
</tr>
<tr>
<td>Storage Temperature</td>
<td>Tstg</td>
<td>-65</td>
<td>-</td>
<td>+150</td>
<td>°C</td>
</tr>
</tbody>
</table>

Notes:

1. Operation at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes.

2. Any pin except supplies. Transient current of up to +/- 100 mA on the analog input pins will not cause SCR latch-up.

3. The maximum over/under voltage is limited by the input current.
ANALOG INPUT CHARACTERISTICS
(-1 dBFS input sine wave, 997 Hz; Measurement Bandwidth is 10 Hz to 20 kHz unless otherwise specified; Logic 0 = 0V, Logic 1 = VD+)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>CS5330A/31A-KSZ</th>
<th>CS5330A/31A-BSZ</th>
<th>CS5331A-DSZ</th>
</tr>
</thead>
<tbody>
<tr>
<td>Min</td>
<td>Typ</td>
<td>Max</td>
<td>Min</td>
<td>Typ</td>
</tr>
<tr>
<td>Dynamic Performance</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Dynamic Range A-weighted</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>unweighted</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>88</td>
<td>94</td>
<td>-</td>
<td>86</td>
<td>94</td>
</tr>
<tr>
<td>86</td>
<td>92</td>
<td>-</td>
<td>84</td>
<td>92</td>
</tr>
<tr>
<td>Total Harmonic Distortion + Noise</td>
<td>THD+N</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(Note 4) -1 dB THD</td>
<td>-</td>
<td>-84</td>
<td>75</td>
<td>-</td>
</tr>
<tr>
<td>-20 dB</td>
<td>-72</td>
<td>66</td>
<td>-</td>
<td>-72</td>
</tr>
<tr>
<td>-60 dB</td>
<td>-32</td>
<td>26</td>
<td>-</td>
<td>-32</td>
</tr>
<tr>
<td>Total Harmonic Distortion -1 dB</td>
<td>THD</td>
<td>0.003</td>
<td>0.02</td>
<td>-</td>
</tr>
<tr>
<td>Interchannel Phase Deviation</td>
<td>-</td>
<td>0</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Interchannel Isolation (DC to 20 kHz)</td>
<td>-</td>
<td>90</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>DC Accuracy</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Interchannel Gain Mismatch</td>
<td>-</td>
<td>0.1</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Gain Error</td>
<td>-</td>
<td>-</td>
<td>±10</td>
<td>-</td>
</tr>
<tr>
<td>Gain Drift</td>
<td>-</td>
<td>150</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Offset Error</td>
<td>(Note 5)</td>
<td>-</td>
<td>-</td>
<td>0</td>
</tr>
<tr>
<td>Analog Input</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Full-scale Input Voltage</td>
<td>VIN</td>
<td>3.6</td>
<td>4.0</td>
<td>4.4</td>
</tr>
<tr>
<td>Input Impedance (Fs = 48 kHz)</td>
<td>ZIN</td>
<td>-</td>
<td>100</td>
<td>-</td>
</tr>
<tr>
<td>Input Bias Voltage</td>
<td></td>
<td>2.2</td>
<td>2.4</td>
<td>2.6</td>
</tr>
<tr>
<td>Power Supplies</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Power Supply Current</td>
<td>VA+</td>
<td>-</td>
<td>30</td>
<td>42</td>
</tr>
<tr>
<td>Power down</td>
<td>IA+</td>
<td>-</td>
<td>100</td>
<td>1000</td>
</tr>
<tr>
<td>Power Dissipation</td>
<td>Normal</td>
<td>-</td>
<td>150</td>
<td>220</td>
</tr>
<tr>
<td>Power down</td>
<td>PSRR</td>
<td>-</td>
<td>50</td>
<td>-</td>
</tr>
</tbody>
</table>

* Refer to Parameter Definitions at the end of this data sheet.

4. Referenced to typical full-scale input voltage.
5. Internal highpass filter removes offset.
6. Filter characteristics scale with output sample rate.

7. The analog modulator samples the input at 6.144 MHz for an output sample rate of 48 kHz. There is no rejection of input signals which are multiples of the sampling frequency (n x 6.144 MHz ±21.7 kHz where n = 0,1,2,3…).

8. Group delay for Fs = 48 kHz, t_{gd} = 15/48 kHz = 312 µs.
SWITCHING CHARACTERISTICS

(Inputs: Logic 0 = 0V, Logic 1 = VA+; CL = 20 pF) Switching characteristics are guaranteed by characterization.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Output Sample Rate</td>
<td>Fs</td>
<td>2</td>
<td>-</td>
<td>50</td>
<td>kHz</td>
</tr>
<tr>
<td>MCLK Period MCLK/LRCK = 256</td>
<td>tclkw</td>
<td>78</td>
<td>-</td>
<td>1000</td>
<td>ns</td>
</tr>
<tr>
<td>MCLK Low MCLK/LRCK = 256</td>
<td>tckl</td>
<td>31</td>
<td>-</td>
<td>1000</td>
<td>ns</td>
</tr>
<tr>
<td>MCLK High MCLK/LRCK = 256</td>
<td>tckh</td>
<td>31</td>
<td>-</td>
<td>1000</td>
<td>ns</td>
</tr>
<tr>
<td>MCLK Period MCLK/LRCK = 384</td>
<td>tclkw</td>
<td>52</td>
<td>-</td>
<td>1000</td>
<td>ns</td>
</tr>
<tr>
<td>MCLK Low MCLK/LRCK = 384</td>
<td>tckl</td>
<td>20</td>
<td>-</td>
<td>1000</td>
<td>ns</td>
</tr>
<tr>
<td>MCLK High MCLK/LRCK = 384</td>
<td>tckh</td>
<td>20</td>
<td>-</td>
<td>1000</td>
<td>ns</td>
</tr>
<tr>
<td>MCLK Low MCLK/LRCK = 512</td>
<td>tckl</td>
<td>39</td>
<td>-</td>
<td>1000</td>
<td>ns</td>
</tr>
<tr>
<td>MCLK High MCLK/LRCK = 512</td>
<td>tckh</td>
<td>13</td>
<td>-</td>
<td>1000</td>
<td>ns</td>
</tr>
</tbody>
</table>

MASTER MODE

<p>| | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>SCLK falling to LRCK</td>
<td>tmslr</td>
<td>-10</td>
<td>-</td>
<td>10</td>
<td>ns</td>
</tr>
<tr>
<td>SCLK falling to SDATA valid</td>
<td>tsdo</td>
<td>-10</td>
<td>-</td>
<td>35</td>
<td>ns</td>
</tr>
<tr>
<td>SCLK Duty cycle</td>
<td></td>
<td>-</td>
<td>50</td>
<td>-</td>
<td>%</td>
</tr>
</tbody>
</table>

SLAVE MODE

<p>| | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>LRCK duty cycle</td>
<td></td>
<td>25</td>
<td>50</td>
<td>75</td>
<td>%</td>
</tr>
<tr>
<td>SCLK Period</td>
<td>tclkw</td>
<td>(Note 9)</td>
<td>-</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>SCLK Pulse Width Low</td>
<td>tckl</td>
<td>(Note 10)</td>
<td>-</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>SCLK Pulse Width High</td>
<td>tckh</td>
<td>20</td>
<td>-</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>SCLK falling to SDATA valid</td>
<td>tcss</td>
<td>-</td>
<td>-</td>
<td>(Note 11)</td>
<td>ns</td>
</tr>
<tr>
<td>LRCK edge to MSB valid</td>
<td>tldss</td>
<td>-</td>
<td>-</td>
<td>(Note 11)</td>
<td>ns</td>
</tr>
<tr>
<td>SCLK rising to LRCK edge delay</td>
<td>tslr1</td>
<td>20</td>
<td>-</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>LRCK edge to rising SCLK setup time</td>
<td>tslr2</td>
<td>(Note 11)</td>
<td>-</td>
<td>-</td>
<td>ns</td>
</tr>
</tbody>
</table>

9. \[ \frac{1}{64 F_s} \]

10. \[ \frac{1}{128 F_s} \] - 15 ns

11. \[ \frac{1}{256 F_s} \] + 5 ns
Analog Input Circuits

- **150 Ω**
- **.47 μF**
- **.01 μF**

10 μF

0.1 μF

7

+5V Analog

Figure 1. Typical Connection Diagram

* Required for Master mode only

** Optional if analog input circuits biased to within ±5% of CS5330A/CS5331A nominal input bias voltage
3. GENERAL DESCRIPTION

The CS5330A and CS5331A are 18-bit, 2-channel Analog-to-Digital Converters designed for digital audio applications. Each device uses two one-bit delta-sigma modulators which simultaneously sample the analog input signals at 128 times the output sample rate (Fs). The resulting serial bit streams are digitally filtered, yielding pairs of 18-bit values. This technique yields nearly ideal conversion performance independent of input frequency and amplitude. The converters do not require difficult-to-design or expensive anti-alias filters and do not require external sample-and-hold amplifiers or a voltage reference.

The CS5330A and CS5331A differ only in the output serial data format. These formats are discussed in the following sections and shown in Figures 2 and 3.

An on-chip voltage reference provides for a single-ended input signal range of 4.0 Vpp. Output data is available in serial form, coded as 2’s complement 18-bit numbers. Typical power consumption is 150 mW which can be further reduced to 0.5 mW using the Power-Down mode.

For more information on delta-sigma modulation, see the references at the end of this data sheet.

3.1 System Design

Very few external components are required to support the ADC. Normal power supply decoupling components and a resistor and capacitor on each input for anti-aliasing are all that are required, as shown in Figure 1.

3.1.1 Master Clock

The master clock (MCLK) runs the digital filter and is used to generate the delta-sigma modulator sampling clock. Table 1 shows some common master clock frequencies. The output sample rate is equal to the frequency of the Left / Right Clock (LRCK). The serial nature of the output data results in the left and right data words being read at different times. However, the words within an LRCK cycle represent simultaneously sampled analog inputs. The serial clock (SCLK) shifts the digitized audio data from the internal data registers via the SDATA pin.

3.1.2 Serial Data Interface

<table>
<thead>
<tr>
<th>LRCK (kHz)</th>
<th>MCLK (MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>256 x</td>
<td>384 x</td>
</tr>
<tr>
<td>32</td>
<td>8.1920</td>
</tr>
<tr>
<td>44</td>
<td>11.2896</td>
</tr>
<tr>
<td>48</td>
<td>12.2880</td>
</tr>
</tbody>
</table>

Table 1. Common Clock Frequencies

The CS5330A and CS5331A can be operated in either Master mode, where SCLK and LRCK are outputs, or SLAVE mode, where SCLK and LRCK are inputs.

3.1.3 Master Mode

In Master mode, SCLK and LRCK are outputs which are internally derived from MCLK. The CS5330A/31A will divide MCLK by 4 to generate a SCLK which is 64 x Fs and by 256 to generate LRCK. The CS5330A and CS5331A can be placed in the Master mode with a 47-kΩ pull-down resistor on the SDATA pin as shown in Figure 1.
3.1.4 Slave Mode

LRCK and SCLK become inputs in SLAVE mode. LRCK must be externally derived from MCLK and be equal to Fs. The frequency of SCLK should be equal to 64x LRCK, though other frequencies are possible.

MCLK frequencies of 256x, 384x, and 512x Fs are supported. The ratio of the applied MCLK to LRCK is automatically detected during power-up and internal dividers are set to generate the appropriate internal clocks.

3.1.5 CS5330A

The CS5330A data output format is shown in Figure 2. Notice that the MSB is clocked by the transition of LRCK and the remaining seventeen data bits are clocked by the falling edge of SCLK. The data bits are valid during the rising edge of SCLK.

3.1.6 CS5331A

The CS5331A data output format is shown in Figure 3. Notice the one SCLK period delay between the LRCK transitions and the MSB of the data. The falling edges of SCLK cause the ADC to output the eighteen data bits. The data bits are valid during the rising edge of SCLK. LRCK is also inverted compared to the CS5330A interface. The CS5331A interface is compatible with I²S.

![Figure 2. Data Output Timing-CS5330A](image)

![Figure 3. Data Output Timing - CS5331A (I²S Compatible)](image)
3.1.7 Analog Connections

Figure 1 shows the analog input connections. The analog inputs are presented to the modulators via the AINR and AINL pins. Each analog input will accept a maximum of 4 Vpp centered at +2.4 V.

The CS5330A/31A samples the analog inputs at $128 \times F_s$, 6.144 MHz for a 48 kHz sample-rate. The digital filter rejects all noise above 29 kHz except for frequencies right around 6.144 MHz ±21.7 kHz (and multiples of 6.144 MHz). Most audio signals do not have significant energy at 6.144 MHz. Nevertheless, a 150 $\Omega$ resistor in series with each analog input and a 10 nF capacitor across the inputs will attenuate any noise energy at 6.144 MHz, in addition to providing the optimum source impedance for the modulators. The use of capacitors which have a large voltage coefficient must be avoided since these will degrade signal linearity. It is also important that the self-resonant frequency of the capacitor be well above the modulator sampling frequency. General purpose ceramics and film capacitors do not meet these requirements. However, NPO and COG capacitors are acceptable. If active circuitry precedes the ADC, it is recommended that the above RC filter is placed between the active circuitry and the AINR and AINL pins. The above example frequencies scale linearly with $F_s$.

3.1.8 High-Pass Filter

The operational amplifiers in the input circuitry driving the CS5330A/31A may generate a small DC offset into the A/D converter. The CS5330A/31A includes a high pass filter after the decimator to remove any DC offset which could result in recording a DC level, possibly yielding "clicks" when switching between devices in a multichannel system.

The characteristics of this first-order high pass filter are outlined in the "Digital Filter Characteristics" on page 6.

3.1.9 Initialization and Power-Down

The Initialization and Power-Down sequence is shown in Figure 4. Upon initial power-up, the digital filters and delta-sigma modulators are reset and the internal voltage reference is powered down. The device will remain in the Initial Power-Down mode until MCLK is presented. Once MCLK is available, the CS5330A/31A will make a master/slave mode decision based upon the presence/absence of a 47-k$\Omega$ pull-down resistor on SDATA as shown in Figure 1. The master/slave decision is made during initial power-up as shown in Figure 4.

In master mode, SCLK and LRCK are outputs where the MCLK/LRCK frequency ratio is 256x. LRCK will appear as an output 127 MCLK cycles into the initialization sequence. At this time, power is applied to the internal voltage reference and the analog inputs will move to approximately 2.4 Volts. SDATA is static low during the initialization and high pass filter settling sequence, which requires 11,265 LRCK cycles (235 ms at a 48 kHz output sample rate).

In slave mode, SCLK and LRCK are inputs where the MCLK/LRCK frequency ratio must be either 256x, 384x, or 512x. Once the MCLK and LRCK are detected, MCLK occurrences are counted over one LRCK period to determine the MCLK/LRCK frequency ratio. At this time, power is applied to the internal voltage reference and the analog inputs will move to approximately 2.4 Volts. SDATA is static high during the initialization and high pass filter settling sequence, which requires 11,265 LRCK cycles (235 ms at a 48 kHz sample rate).
The CS5330A and CS5331A have a Power-Down mode wherein typical consumption drops to 0.5 mW. This is initiated when a loss of clock is detected on either the LRCK or MCLK pins in Slave Mode, or the MCLK pin in Master Mode. The initialization sequence will begin when MCLK (and LRCK for slave mode) are restored. In slave mode power-down, the CS5330A and CS5331A will adapt to changes in MCLK/LRCK frequency ratio during the initialization sequence. It is recommended that clocks not be applied to the device prior to power supply settling. A reset circuit may be implemented by gating the MCLK signal.

### 3.1.10 Grounding and Power Supply Decoupling

As with any high resolution converter, the ADC requires careful attention to power supply and grounding arrangements if its potential performance is to be realized. Figure 1 shows the recommended power arrangements with VA+ connected to a clean +5-V supply. Decoupling capacitors should be as near to the ADC as possible, with the low value ceramic capacitor being the nearest. To minimize digital noise, connect the ADC digital outputs only to CMOS inputs. The printed circuit board layout should have separate analog and digital regions and ground planes. An evaluation board, CDB5330A or CDB5331A, is available which demonstrates the optimum layout and power supply arrangements, as well as allowing fast evaluation of the CS5330A and CS5331A.
### Digital Filter

Figures 5 through 8 show the attenuation characteristics of the digital filter included in the ADC. The filter response scales linearly with sample rate. The x-axis has been normalized to Fs and can be scaled by multiplying the x-axis by the system sample rate, i.e. 48 kHz.

![Figure 5. CS5330A/31A Digital Filter Stopband Rejection](image1)

![Figure 6. CS5330A/31A Digital Filter Transition Band](image2)

![Figure 7. CS5330A/31A Digital Filter Passband Ripple](image3)

![Figure 8. CS5330A/31A Digital Filter Transition Band](image4)
4. PARAMETER DEFINITIONS

Resolution

The total number of possible output codes is equal to $2^N$, where $N$ = the number of bits in the output word for each channel.

Dynamic Range

The ratio of the full-scale rms value of the signal to the rms sum of all other spectral components over the specified bandwidth. Dynamic range is a signal-to-noise measurement over the specified bandwidth made with a -60 dBFS signal. 60 dB is then added to the resulting measurement to refer the measurement to full scale. This technique ensures that the distortion components are below the noise level and do not effect the measurement. This measurement technique has been accepted by the Audio Engineering Society, AES17-1991, and the Electronic Industries Association of Japan, EIAJ CP-307.

Total Harmonic Distortion + Noise (THD+N)

The ratio of the rms value of the signal to the rms sum of all other spectral components over the specified bandwidth (typically 10 Hz to 20 kHz), including distortion components. Expressed in decibels. Measured at -1 and -20 dBFS as suggested in AES17-1991 Annex A.

Total Harmonic Distortion

The ratio of the rms sum of all harmonics up to 20 kHz to the rms value of the signal.

Interchannel Phase Deviation

The phase difference between the left and right channel sampling times.

Interchannel Isolation

A measure of crosstalk between the left and right channels. Measured for each channel at the converter's output with the input under test AC grounded and a full-scale signal applied to the other channel. Units in decibels.

Interchannel Gain Mismatch

The gain difference between left and right channels. Units in decibels.

Gain Error

The deviation of the measured full-scale amplitude from the ideal full-scale amplitude value.

Gain Drift

The change in gain value with temperature. Units in ppm/°C.

Bipolar Offset Error

The deviation of the mid-scale transition (111...111 to 000...000) from the ideal. Units in LSBs.
5. REFERENCES


6. PACKAGE DESCRIPTIONS

<table>
<thead>
<tr>
<th>DIM</th>
<th>MIN (MM)</th>
<th>MAX (MM)</th>
<th>MIN (IN)</th>
<th>MAX (IN)</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>5.15</td>
<td>5.35</td>
<td>0.203</td>
<td>0.210</td>
</tr>
<tr>
<td>B</td>
<td>0.27</td>
<td>TYP</td>
<td>0.050</td>
<td>TYP</td>
</tr>
<tr>
<td>C</td>
<td>0</td>
<td>0.25</td>
<td>0</td>
<td>0.100</td>
</tr>
<tr>
<td>D</td>
<td>1.77</td>
<td>1.88</td>
<td>0.070</td>
<td>0.074</td>
</tr>
<tr>
<td>E</td>
<td>0.33</td>
<td>0.51</td>
<td>0.013</td>
<td>0.020</td>
</tr>
<tr>
<td>F</td>
<td>0.15</td>
<td>0.25</td>
<td>0.006</td>
<td>0.010</td>
</tr>
<tr>
<td>G</td>
<td>0°</td>
<td>8°</td>
<td>0°</td>
<td>8°</td>
</tr>
<tr>
<td>H</td>
<td>5.18</td>
<td>5.4</td>
<td>0.204</td>
<td>0.213</td>
</tr>
<tr>
<td>I</td>
<td>0.48</td>
<td>0.76</td>
<td>0.019</td>
<td>0.030</td>
</tr>
<tr>
<td>J</td>
<td>7.67</td>
<td>8.1</td>
<td>0.302</td>
<td>0.319</td>
</tr>
</tbody>
</table>

Note: The EIAJ Package is not a standard JEDEC package size.
7. ORDERING INFORMATION

<table>
<thead>
<tr>
<th>Product</th>
<th>Description</th>
<th>Package</th>
<th>Pb-Free</th>
<th>Grade</th>
<th>Temp Range</th>
<th>Container</th>
<th>Order #</th>
</tr>
</thead>
<tbody>
<tr>
<td>CS5330A</td>
<td>8-pin, Stereo A/D Converter for Digital Audio</td>
<td>8-SOIC</td>
<td>YES</td>
<td>Commercial</td>
<td>-10° to +70° C</td>
<td>Bulk</td>
<td>CS5330A-KSZ</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Tape &amp; Reel</td>
<td>CS5330A-KSZR</td>
</tr>
<tr>
<td>CS5331A</td>
<td>8-pin, Stereo A/D Converter for Digital Audio</td>
<td>8-SOIC</td>
<td>YES</td>
<td>Commercial</td>
<td>-10° to +70° C</td>
<td>Bulk</td>
<td>CS5331A-KSZ</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Tape &amp; Reel</td>
<td>CS5331A-KSZR</td>
</tr>
<tr>
<td>CS5330A</td>
<td>8-pin, Stereo A/D Converter for Digital Audio</td>
<td>8-SOIC</td>
<td>YES</td>
<td>Automotive</td>
<td>-40° to +85° C</td>
<td>Bulk</td>
<td>CS5330A-BSZ</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Tape &amp; Reel</td>
<td>CS5330A-BSZR</td>
</tr>
<tr>
<td>CS5331A</td>
<td>8-pin, Stereo A/D Converter for Digital Audio</td>
<td>8-SOIC</td>
<td>YES</td>
<td>Automotive</td>
<td>-40° to +85° C</td>
<td>Bulk</td>
<td>CS5331A-DSZ</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Tape &amp; Reel</td>
<td>CS5331A-DSZR</td>
</tr>
</tbody>
</table>

8. REVISION HISTORY

<table>
<thead>
<tr>
<th>Release</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>F5</td>
<td>Updated Ordering Information</td>
</tr>
</tbody>
</table>
| F6      | • Removed CS5330A-KS, CS5330A-KSR, CS5331A-KS, CS5331A-KSR, and CS5330A-BS, and CS5330A-BSR from the ordering information table in Section 7 as well as corresponding data in Section 2, “Characteristics and Specifications.”
• Added entry for BSZ and BSZR automotive products to Ordering Information.
• Added CS5330A-BSZ to heading of Analog Input Characteristics table in Section 2. |

Contacting Cirrus Logic Support
For all product questions and inquiries, contact a Cirrus Logic Sales Representative.
To find the one nearest to you, go to www.cirrus.com.

IMPORTANT NOTICE
Cirrus Logic, Inc. and its subsidiaries (“Cirrus”) believe that the information contained in this document is accurate and reliable. However, the information is subject to change without notice and is provided “AS IS” without warranty of any kind (express or implied). Customers are advised to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. No responsibility is assumed by Cirrus for the use of this information, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. This document is the property of Cirrus and by furnishing this information, Cirrus grants no license, express or implied under any patents, mask work rights, copyrights, trademarks, trade secrets or other intellectual property rights. Cirrus owns the copyrights associated with the information contained herein and gives consent for copies to be made of the information only for use within your organization with respect to Cirrus integrated circuits or other products of Cirrus. This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (“CRITICAL APPLICATIONS”). CIRRUS PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN AIRCRAFT SYSTEMS, MILITARY APPLICATIONS, PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, AUTOMOTIVE SAFETY OR SECURITY DEVICES, LIFE SUPPORT PRODUCTS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF CIRRUS PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER’S RISK AND CIRRUS DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER’S CUSTOMER USES OR PERMITS THE USE OF CIRRUS PRODUCTS IN CRITICAL APPLICATIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS’ FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

Cirrus Logic, Cirrus, and the Cirrus Logic logo designs are trademarks of Cirrus Logic, Inc. All other brand and product names in this document may be trademarks or service marks of their respective owners.