Ultra Low ON-Resistance, +1.65 V to +4.5 V , Single Supply, Dual SPST Analog Switch

The Intersil ISL54048 and ISL54049 devices are low ON-resistance, low voltage, bidirectional, dual single-pole/single-throw (SPST) analog switches designed to operate from a single +1.65 V to +4.5 V supply. Targeted applications include battery powered equipment that benefit from low ron ( $0.29 \Omega$ ) and fast switching speeds ( $\mathrm{t}_{\mathrm{ON}}=40 \mathrm{~ns}$, tOFF $=20 \mathrm{~ns}$ ). The digital logic input is 1.8 V logic-compatible when using a single $+3 V$ supply.

Cell phones, for example, often face ASIC functionality limitations. The number of analog input or GPIO pins may be limited and digital geometries are not well suited to analog switch performance. This part may be used to "mux-in" additional functionality while reducing ASIC design risk. The ISL54048 and ISL54049 are offered in a small form factor package, alleviating board space limitations.

The ISL54048 has two normally open (NO) SPST switches and the ISL54049 has two normally closed (NC) SPST switches.

TABLE 1. FEATURES AT A GLANCE

|  | ISL54048, ISL54049 |
| :---: | :---: |
| Number of Switches | 2 |
| SW | SPST |
| 4.3 Vron | $0.29 \Omega$ |
| $4.3 \mathrm{~V} \mathrm{toN} / \mathrm{t}_{\mathrm{OFF}}$ | $40 \mathrm{~ns} / 20 \mathrm{~ns}$ |
| 3 VrON | $0.33 \Omega$ |
| $3 \mathrm{t}_{\text {ON }} / \mathrm{t}_{\text {OFF }}$ | $50 \mathrm{~ns} / 27 \mathrm{~ns}$ |
| 1.8 V ron | $0.55 \Omega$ |
| $1.8 \mathrm{~V} \mathrm{toN}^{\text {/toFF }}$ | $70 \mathrm{~ns} / 54 \mathrm{~ns}$ |
| Package | $10 \mathrm{Ld} 1.8 \mathrm{~mm} \times 1.4 \mathrm{mmx} 0.5 \mathrm{~mm}$ $\mu$ TQFN |

## Features

- ON-Resistance (ron)
- $\mathrm{V}+=+4.3 \mathrm{~V}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $0.29 \Omega$
- V+ = +3.0V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $0.33 \Omega$
- V+ = +1.8V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $0.55 \Omega$
- ron Matching Between Channels . . . . . . . . . . . . . . . . . $0.06 \Omega$
- ron Flatness Across Signal Range . . . . . . . . . . . . . . . . $0.03 \Omega$
- Single Supply Operation. . . . . . . . . . . . . . . . +1.65 V to +4.5 V
- Low Power Consumption ( $\mathrm{P}_{\mathrm{D}}$ ) . . . . . . . . . . . . . . . $<0.45 \mu \mathrm{~W}$
- Fast Switching Action (V+ = +4.3V)
- $\mathrm{t}_{\mathrm{ON}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 ns
- toff . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 20ns
- ESD HBM Rating . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $>8 k V$
- 1.8 V Logic Compatible (+3V supply)
- Low ICC Current when VinH is not at the V+ Rail
- Available in 10 Ld $1.8 \mathrm{~mm} \times 1.4 \mathrm{~mm} \times 0.5 \mathrm{~mm} \mu$ TQFN
- Pb-free plus anneal available (RoHS compliant)


## Applications

- Battery powered, Handheld, and Portable Equipment
- Cellular/mobile Phones
- Pagers
- Laptops, Notebooks, Palmtops
- Portable Test and Measurement
- Medical Equipment
- Audio and Video Switching


## Related Literature

- Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)"
- Application Note AN557 "Recommended Test Procedures for Analog Switches"


## Ordering Information

| PART NUMBER (Note) | PART MARKING | TEMP. RANGE ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE (Pb-Free) | PKG. DWG. \# |
| :--- | :--- | :---: | :--- | :--- |
| ISL54048IRUZ-T | B | -40 to +85 | $10 \mathrm{Ld} 1.8 \times 1.4 \times 0.5 \mu$ TQFN $(0.40 \mathrm{~mm}$ pitch $)$ <br> Tape and Reel | L10.1.8x1.4A |
| ISL54049IRUZ-T | C | -40 to +85 | 10 Ld $1.8 \times 1.4 \times 0.5 \mu$ TQFN $(0.40 \mathrm{~mm}$ pitch $)$ <br> Tape and Reel | L10.1.8×1.4A |

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and $100 \%$ matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

## Pinouts (Note 1)



NOTE:

1. Switches Shown for Logic "0" Input.

## Truth Table

| LOGIC | ISL54048 | ISL54049 |
| :---: | :---: | :---: |
| 0 | OFF | ON |
| 1 | ON | OFF |

NOTE: Logic " 0 " $\leq 0.5 \mathrm{~V}$. Logic " 1 " $\geq 1.4 \mathrm{~V}$ with a 3 V supply.

## Pin Descriptions

| PIN | FUNCTION |
| :---: | :---: |
| V+ | System Power Supply Input (+1.65V to +4.5V) |
| GND | Ground Connection |
| IN | Digital Control Input |
| COM | Analog Switch Common Pin |
| NOx | Analog Switch Normally Open Pin |
| NCx | Analog Switch Normally Closed Pin |
| NC | No Connect |


| Absolute Maximum Ratings |  |
| :---: | :---: |
| V+ to GND | -0.5 to 5.5V |
| Input Voltages |  |
| NO, NC, IN (Note 2). | -0.5 to ((V+) + 0.5V) |
| Output Voltages |  |
| COM (Note 2). | -0.5 to ((V+) + 0.5V) |
| Continuous Current NO, NC, or COM | $\cdots \pm 300 \mathrm{~mA}$ |
| Peak Current NO, NC, or COM |  |
| (Pulsed 1ms, 10\% Duty Cycle, Max) . . . . . . . . . . . . . . . . $\pm 500 \mathrm{~mA}$ESD Rating |  |
|  |  |
| Human Body Model | .>8kV |
| Machine Model | .>500V |
| Charged Device Model. | >1.4kV |

## Thermal Information

| Thermal Resistance (Typical) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: |
| 10 Ld $\mu$ TQFN Package (Note 3) | 143 |
| Maximum Junction Temperature (Plastic Package). | $+150^{\circ} \mathrm{C}$ |
| Maximum Storage Temperature Range . | C to $+150^{\circ} \mathrm{C}$ |
| Pb -free reflow profile http://www.intersil.com/pbfree/Pb-FreeReflow.asp | e link below |

## Operating Conditions

Temperature Range $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. Extended operation above the recommended operating conditions could result in decreased reliability. The Absolute Maximum Ratings are stress only ratings and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

NOTES:
2. Signals on NC, NO, IN, or COM exceeding V+ or GND are clamped by internal diodes. Limit forward diode current to maximum current ratings.
3. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.

Electrical Specifications Test Conditions: $\mathrm{V}+=+3.9 \mathrm{~V}$ to $+4.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=1.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.5 \mathrm{~V}$ (Notes 4, 8), Unless Otherwise Specified.

| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | $\begin{gathered} \text { MIN } \\ \text { (NOTE 5) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (NOTE 5) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON-Resistance, ron | $\begin{aligned} & \mathrm{V}+=3.9 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=0 \mathrm{~V} \text { to } \mathrm{V}+\text {, } \\ & \text { (See Figure 4) } \end{aligned}$ | 25 | - | 0.30 | - | $\Omega$ |
|  |  | Full | - | 0.35 | - | $\Omega$ |
| ron Matching Between Channels, $\Delta r^{\prime} \mathrm{N}$ | $\mathrm{V}+=3.9 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=$ Voltage at max ron, (Note 8) | 25 | - | 0.06 | - | $\Omega$ |
|  |  | Full | - | 0.08 | - | $\Omega$ |
| ron Flatness, r ${ }_{\text {FLAT(ON }}$ | $\begin{aligned} & \mathrm{V}+=3.9 \mathrm{~V} \text {, } \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=0 \mathrm{~V} \text { to } \mathrm{V}+\text {, } \\ & \text { (Note 6) } \end{aligned}$ | 25 | - | 0.03 | - | $\Omega$ |
|  |  | Full | - | 0.04 | - | $\Omega$ |
| NO or NC OFF Leakage Current, $\mathrm{I}_{\mathrm{NO}(\mathrm{OFF})}$ or $\mathrm{I}_{\mathrm{NC}(\mathrm{OFF})}$ | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=0.3 \mathrm{~V}, 3 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, 0.3 \mathrm{~V}$ | 25 | -100 | - | 100 | nA |
|  |  | Full | -195 | - | 195 | nA |
| COM ON Leakage Current, ${ }^{\text {ICOM(ON) }}$ | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=0.3 \mathrm{~V}, 3 \mathrm{~V} \text {, or } \mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=0.3 \mathrm{~V} \text {, } \\ & 3 \mathrm{~V} \text {, or floating } \end{aligned}$ | 25 | -100 | - | 100 | nA |
|  |  | Full | -195 | - | 195 | nA |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn-ON Time, ${ }_{\text {ton }}$ | $\mathrm{V}+=3.9 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF},$ (See Figure 1) | 25 | - | 40 | - | ns |
|  |  | Full | - | 50 | - | ns |
| Turn-OFF Time, toff | $\mathrm{V}+=3.9 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \text {, }$ <br> (See Figure 1) | 25 | - | 20 | - | ns |
|  |  | Full | - | 30 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$, See Figure 2 | 25 | - | 170 | - | pC |
| OFF Isolation | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}_{\mathrm{RMS}}, \\ & \text { (See Figure 3) } \end{aligned}$ | 25 | - | 62 | - | dB |
| Crosstalk (Channel-to-Channel) | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}_{\mathrm{RMS}} \text {, }$ <br> (See Figure 5) | 25 | - | -85 | - | dB |
| Total Harmonic Distortion | $\mathrm{f}=20 \mathrm{~Hz}$ to $20 \mathrm{kHz}, \mathrm{V}_{\text {COM }}=2 \mathrm{~V}_{\text {P-P }}, \mathrm{R}_{\mathrm{L}}=600 \Omega$ | 25 | - | 0.005 | - | \% |


| Electrical Specifications | Test Conditions: $\mathrm{V}+=+3.9 \mathrm{~V}$ to $+4.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=1.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.5 \mathrm{~V}$ (Notes 4, 8), Unless Otherwise Specified. (Continued) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | $\begin{gathered} \text { MIN } \\ \text { (NOTE 5) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (NOTE 5) } \end{gathered}$ | UNITS |
| NO or NC OFF Capacitance, C CoFF | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {com }}=0 \mathrm{~V}$, (See Figure 6) | 25 | - | 62 | - | pF |
| COM ON Capacitance, COM(ON) | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$, (See Figure 6) | 25 | - | 176 | - | pF |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range |  | Full | 1.65 |  | 4.5 | V |
| Positive Supply Current, I+ | $\mathrm{V}+=+4.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | 25 | - | - | 0.1 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 1 | $\mu \mathrm{A}$ |
| Positive Supply Current, I+ | $\mathrm{V}+=+4.2 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=2.85 \mathrm{~V}$ | 25 | - | - | 12 | $\mu \mathrm{A}$ |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | - | 0.5 | V |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | Full | 1.6 | - | - | V |
| Input Current, $\mathrm{I}_{\text {INH, }}$, $\mathrm{I}_{\text {INL }}$ | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -0.5 | - | 0.5 | $\mu \mathrm{A}$ |

## Electrical Specifications - 3V Supply <br> Test Conditions: $\mathrm{V}+=+2.7 \mathrm{~V}$ to $+3.3 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.5 \mathrm{~V}$ (Notes 4,8 ),

 Unless Otherwise Specified.| PARAMETER | TEST CONDITIONS | TEMP (̊.C) | MIN (NOTE 5) | TYP | $\begin{gathered} \text { MAX } \\ \text { (NOTE 5) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, ${ }_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON-Resistance, ron | $\mathrm{V}+=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=0 \mathrm{~V}$ to $\mathrm{V}+$, (See Figure 4) | 25 | - | 0.35 | 0.5 | $\Omega$ |
|  |  | Full | - | - | 0.7 | $\Omega$ |
| roN Matching Between Channels, $\Delta r^{\prime}$ | $\mathrm{V}+=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=$ Voltage at max ron, (Note 7) | 25 | - | 0.06 | 0.07 | $\Omega$ |
|  |  | Full | - | - | 0.08 | $\Omega$ |
| ron Flatness, r ${ }_{\text {FLAT(ON }}$ | $\begin{aligned} & \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=0 \mathrm{~V} \text { to } \mathrm{V}+\text {, } \\ & (\text { Note } 6) \end{aligned}$ | 25 | - | 0.03 | 0.15 | $\Omega$ |
|  |  | Full | - | - | 0.15 | $\Omega$ |
| NO or NC OFF Leakage Current, $\mathrm{l}_{\mathrm{NO}(\mathrm{OFF})}$ or $\mathrm{I}_{\mathrm{NC}(\mathrm{OFF})}$ | $\mathrm{V}+=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=0.3 \mathrm{~V}, 3 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, 0.3 \mathrm{~V}$ | 25 | - | 0.9 | - | nA |
|  |  | Full | - | 30 | - | nA |
| COM ON Leakage Current, ICOM(ON) | $\mathrm{V}+=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=0.3 \mathrm{~V}, 3 \mathrm{~V}$, or $\mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=0.3 \mathrm{~V}, 3 \mathrm{~V}$, or floating | 25 | - | 0.8 | - | nA |
|  |  | Full | - | 30 | - | nA |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn-ON Time, ton | $\mathrm{V}+=2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \text {, }$(See Figure 1) | 25 | - | 50 | - | ns |
|  |  | Full | - | 60 | - | ns |
| Turn-OFF Time, ${ }^{\text {tofF }}$ | $\mathrm{V}+=2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \text {, }$ <br> (See Figure 1) | 25 | - | 27 | - | ns |
|  |  | Full | - | 35 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$, (See Figure 2) | 25 | - | 94 | - | pC |
| OFF Isolation | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}_{\mathrm{RMS}} \text {, }$ <br> (See Figure 3) | 25 | - | 62 | - | dB |
| Crosstalk (Channel-to-Channel) | $R_{L}=50 \Omega, C_{L}=5 p F, f=100 \mathrm{kHz}, V_{C O M}=1 V_{R M S} \text {, }$ (See Figure 5) | 25 | - | -85 | - | dB |
| Total Harmonic Distortion | $\mathrm{f}=20 \mathrm{~Hz}$ to $20 \mathrm{kHz}, \mathrm{V}_{\text {COM }}=2 \mathrm{~V}_{\text {P-P, }} \mathrm{R}_{\mathrm{L}}=600 \Omega$ | 25 | - | 0.005 | - | \% |
| NO or NC OFF Capacitance, C CoFF | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$, (See Figure 6) | 25 | - | 65 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{\text {COM }}$ (ON) | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$, (See Figure 6) | 25 | - | 181 | - | pF |



| PARAMETER | TEST CONDITIONS | TEMP <br> $\left({ }^{\circ} \mathrm{C}\right)$ | $\begin{gathered} \text { MIN } \\ \text { (NOTE 5) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ (\text { NOTE } 5) \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Positive Supply Current, I+ | $\mathrm{V}+=+3.6 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | 25 | - | 0.01 | - | $\mu \mathrm{A}$ |
|  |  | Full | - | 0.52 | - | $\mu \mathrm{A}$ |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | 25 | - | - | 0.5 | V |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | 25 | 1.4 | - | - | V |
| Input Current, $\mathrm{I}_{\text {INH, }}$, $\mathrm{I}_{\text {NL }}$ | $\mathrm{V}+=3.3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -0.5 | - | 0.5 | $\mu \mathrm{A}$ |

Electrical Specifications - 1.8V Supply Test Conditions: $\mathrm{V}+=+1.65 \mathrm{~V}$ to $+2 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=1.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.4 \mathrm{~V}$ (Notes 4, 8), Unless Otherwise Specified.

| PARAMETER | TEST CONDITIONS | TEMP <br> $\left({ }^{\circ} \mathrm{C}\right)$ | $\begin{gathered} \text { MIN } \\ \text { (NOTE 5) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (NOTE 5) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, V ${ }_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON-Resistance, ron | $\mathrm{V}+=1.65 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=0 \mathrm{~V}$ to $\mathrm{V}+$, (See Figure 4) | 25 | - | 0.7 | 0.8 | $\Omega$ |
|  |  | Full | - | - | 0.85 | $\Omega$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn-ON Time, ton | $\mathrm{V}+=1.65 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF},$ <br> (See Figure 1) | 25 | - | 70 | - | ns |
|  |  | Full | - | 80 | - | ns |
| Turn-OFF Time, ${ }_{\text {toFF }}$ | $\mathrm{V}+=1.65 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF},$ (See Figure 1) | 25 | - | 54 | - | ns |
|  |  | Full | - | 65 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$, (See Figure 2) | 25 | - | 42 | - | pC |
| NO or NC OFF Capacitance, C ${ }_{\text {OFF }}$ | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$, (See Figure 6) | 25 | - | 70 | - | pF |
| COM ON Capacitance, C COM(ON) $^{\text {( }}$ | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$, (See Figure 6) | 25 | - | 186 | - | pF |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | 25 | - | - | 0.4 | V |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | 25 | 1.0 | - | - | V |
| Input Current, $\mathrm{I}_{\text {INH, }}$, $\mathrm{I}_{\text {INL }}$ | $\mathrm{V}+=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -0.5 | - | 0.5 | $\mu \mathrm{A}$ |

NOTES:
4. $\mathrm{V}_{\mathrm{IN}}=$ input voltage to perform proper function.
5. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
6. Flatness is defined as the difference between maximum and minimum value of on-resistance over the specified analog signal range.
7. roN matching between channels is calculated by subtracting the channel with the highest max ron value from the channel with lowest max ron value, between Nx 1 and Nx 2 .
8. Parts are $100 \%$ tested at $+25^{\circ}$. Limits across full temperature range are guaranteed by design and correlation.

## Test Circuits and Waveforms



Logic input waveform is inverted for switches that have the opposite logic sense.


Repeat test for all switches. $C_{L}$ includes fixture and stray capacitance.

$$
V_{\text {OUT }}=V_{(N O \text { or } N C)} \frac{r_{L}}{R_{L}+r_{(O N)}}
$$

FIGURE 1A. MEASUREMENT POINTS
FIGURE 1B. TEST CIRCUIT
FIGURE 1. SWITCHING TIMES


FIGURE 2. CHARGE INJECTION


Signal direction through switch is reversed, worst case values are recorded. Repeat test for all switches.

FIGURE 3. OFF ISOLATION TEST CIRCUIT


Repeat test for all switches.
FIGURE 4. ron TEST CIRCUIT

## Test Circuits and Waveforms (Continued)



Signal direction through switch is reversed, worst case values are recorded. Repeat test for all switches.

FIGURE 5. CROSSTALK TEST CIRCUIT

## Detailed Description

The ISL54048 and ISL54049 are bidirectional, dual single pole/single throw (SPST) analog switches that offer precise switching capability from a single 1.65 V to 4.5 V supply with low on-resistance ( $0.29 \Omega$ ) and high speed operation ( $\mathrm{t}_{\mathrm{ON}}=40 \mathrm{~ns}, \mathrm{t}_{\mathrm{OFF}}=20 \mathrm{~ns}$ ). The devices are especially well suited for portable battery powered equipment due to their low operating supply voltage ( 1.65 V ), low power consumption ( $4.5 \mu \mathrm{~W}$ max), low leakage currents (195nA max) and the tiny $\mu$ TQFN package. The ultra low ON-resistance and ron flatness provide very low insertion loss and distortion to applications that require signal reproduction.

## External V+ Series Resistor

For improved ESD and latch-up immunity, Intersil recommends adding a $100 \Omega$ resistor in series with the $V+$ power supply pin of the IC (see Figure 7).

During an overvoltage transient event, such as occurs during system level IEC 61000 ESD testing, substrate currents can be generated in the IC that can trigger parasitic SCR structures to turn ON, creating a low impedance path from the $\mathrm{V}+$ power supply to ground. This will result in a significant amount of current flow in the IC which can potentially create a latch-up state or permanently damage the IC. The external V+ resistor limits the current during this over-stress situation and has been found to prevent latch-up or destructive damage for many overvoltage transient events.

Under normal operation the sub-microamp I IDD current of the IC produces an insignificant voltage drop across the $100 \Omega$ series resistor resulting in no impact to switch operation or performance.


Repeat test for all switches.

FIGURE 6. CAPACITANCE TEST CIRCUIT


FIGURE 7. V+ SERIES RESISTOR FOR ENHANCED ESD AND LATCH-UP IMMUNITY

## Supply Sequencing and OvervoItage Protection

With any CMOS device, proper power supply sequencing is required to protect the device from excessive input currents which might permanently damage the IC. All I/O pins contain ESD protection diodes from the pin to $V+$ and to GND (see Figure 8). To prevent forward biasing these diodes, $\mathrm{V}+$ must be applied before any input signals, and the input signal voltages must remain between V+ and GND.

If these conditions cannot be guaranteed, then precautions must be implemented to prohibit the current and voltage at the logic pin and signal pins from exceeding the maximum ratings of the switch. The following two methods can be used to provided additional protection to limit the current in the event that the voltage at a signal pin or logic pin goes below ground or above the $\mathrm{V}+$ rail.

Logic inputs can be protected by adding a $1 \mathrm{k} \Omega$ resistor in series with the logic input (see Figure 8). The resistor limits the input current below the threshold that produces permanent
damage, and the sub-microamp input current produces an insignificant voltage drop during normal operation.
This method is not acceptable for the signal path inputs. Adding a series resistor to the switch input defeats the purpose of using a low ron switch. Connecting schottky diodes to the signal pins (as shown in Figure 8) will shunt the fault current to the supply or to ground thereby protecting the switch. These schottky diodes must be sized to handle the expected fault current.

## Power-Supply Considerations

The ISL54048 and ISL54049 construction is typical of most single supply CMOS analog switches, in that they have two supply pins: V+ and GND. V+ and GND drive the internal CMOS switches and set their analog voltage limits. Unlike switches with a 4 V maximum supply voltage, the ISL54048 and ISL54049 5.5V maximum supply voltage provides plenty of room for the $10 \%$ tolerance of 4.3 V supplies, as well as room for overshoot and noise spikes.

The minimum recommended supply voltage is 1.65 V . It is important to note that the input signal range, switching times, and ON-resistance degrade at lower supply voltages. Refer to "Electrical Specifications" on page 3 and the Typical Performance Curves on page 9 for details.


FIGURE 8. OVERVOLTAGE PROTECTION

V+ and GND also power the internal logic and level shiftiers. The level shiftiers convert the input logic levels to switched $V+$ and GND signals to drive the analog switch gate terminals.

This family of switches cannot be operated with bipolar supplies because the input switching point becomes negative in this configuration.

## Logic-Level Thresholds

This switch family are 1.8 V logic compatible ( 0.5 V and 1.4 V ) over a supply range of 2.7 V to 4.5 V (see Figure 18 ). At 2.7 V , the $\mathrm{V}_{\mathrm{IL}}$ level is about 0.53 V . This is still above the 1.8 V logic guaranteed low output maximum level of 0.5 V , but noise margin is reduced.
The digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails. Driving the
digital input signals from GND to $V+$ with a fast transition time minimizes power dissipation.

The ISL54048 and ISL54049 have been designed to minimize the supply current whenever the digital input voltage is not driven to the supply rails ( 0 V to $\mathrm{V}+$ ). For example, driving the device with 2.85 V logic ( 0 V to 2.85 V ) while operating with a 4.2 V supply the device draws only $12 \mu \mathrm{~A}$ of current (see Figure 16 for $\mathrm{V}_{\mathrm{IN}}=2.85 \mathrm{~V}$ ).

## Frequency Performance

In $50 \Omega$ systems, the ISL54048 and ISL54049 have a -3dB bandwidth of 120 MHz (see Figure 21). The frequency response is very consistent over a wide $V+$ range, and for varying analog signal levels.

An OFF switch acts like a capacitor and passes higher frequencies with less attenuation, resulting in signal feedthrough from a switch's input to its output. Off isolation is the resistance to this feedthrough, while crosstalk indicates the amount of feedthrough from one switch to another. Figure 22 details the high off isolation and crosstalk rejection provided by this part. At 100 kHz , off isolation is about 62 dB in $50 \Omega$ systems, decreasing approximately 20 dB per decade as frequency increases. Higher load impedances decrease off isolation and crosstalk rejection due to the voltage divider action of the switch OFF impedance and the load impedance.

## Leakage Considerations

Reverse ESD protection diodes are internally connected between each analog-signal pin and both $V+$ and GND. One of these diodes conducts if any analog signal exceeds $\mathrm{V}+$ or GND.

Virtually all the analog leakage current comes from the ESD diodes to $\mathrm{V}+$ or GND. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced, they are reverse biased differently. Each is biased by either V+ or GND and the analog signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the V+ and GND pins constitutes the analog-signal-path leakage current. All analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of the same or opposite polarity. There is no connection between the analog signal paths and V+ or GND.

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified


FIGURE 9. ON-RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE


FIGURE 11. ON-RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE


FIGURE 13. ON-RESISTANCE vs SWITCH VOLTAGE


FIGURE 10. ON-RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE


FIGURE 12. ON-RESISTANCE vs SWITCH VOLTAGE


FIGURE 14. ON-RESISTANCE vs SWITCH VOLTAGE

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 15. ON-RESISTANCE vs SWITCH VOLTAGE


FIGURE 17. CHARGE INJECTION vs SWITCH VOLTAGE


FIGURE 19. TURN-ON TIME vs SUPPLY VOLTAGE


FIGURE 16. SUPPLY CURRENT vs VLOGIC VOLTAGE


FIGURE 18. DIGITAL SWITCHING POINT vs SUPPLY VOLTAGE


FIGURE 20. TURN-OFF TIME vs SUPPLY VOLTAGE

## Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)



FIGURE 21. FREQUENCY RESPONSE


FIGURE 22. CROSSTALK AND OFF ISOLATION

## Die Characteristics

## SUBSTRATE POTENTIAL (POWERED UP):

GND
TRANSISTOR COUNT:
114
PROCESS:
Submicron CMOS
© Copyright Intersil Americas LLC 2007. All Rights Reserved.
All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html
Intersil products are manufactured, assembled and tested utilizing IS09001 quality systems as noted
in the quality certifications found at www.intersil.com/en/support/qualandreliability.html
Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

## Ultra Thin Quad Flat No-Lead Plastic Package (UTQFN)



L10.1.8x1.4A
10 LEAD ULTRA THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE

| SYMBOL | MILLIMETERS |  |  | NOTES |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOMINAL | MAX |  |
| A | 0.45 | 0.50 | 0.55 | - |
| A1 | - | - | 0.05 | - |
| A3 | 0.127 REF |  |  | - |
| b | 0.15 | 0.20 | 0.25 | 5 |
| D | 1.75 | 1.80 | 1.85 | - |
| E | 1.35 | 1.40 | 1.45 | - |
| e | 0.40 BSC |  |  |  |
| L | 0.35 | 0.40 | 0.45 | - |
| L1 | 0.45 | 0.50 | 0.55 | - |
| N | 10 |  |  |  |
| Nd | 2 |  |  |  |
| Ne | 3 |  |  |  |
| $\theta$ | 0 | - | 12 | 4 |

NOTES:

1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
2. N is the number of terminals.
3. Nd and Ne refer to the number of terminals on D and E side, respectively.
4. All dimensions are in millimeters. Angles are in degrees.
5. Dimension $b$ applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.
7. Maximum package warpage is 0.05 mm .
8. Maximum allowable burrs is 0.076 mm in all directions.
9. JEDEC Reference MO-255.
10. For additional information, to assist with the PCB Land Pattern Design effort, see Intersil Technical Brief TB389.
