THS6182

## LOW POWER DISSIPATION ADSL LINE DRIVER

## FEATURES

- Low Power Dissipation Increases ADSL Line Card Density
- Low THD of $-88 \mathrm{dBc}(100-\Omega, 1 \mathrm{MHz})$
- Low MTPR Driving +20 dBm on the Line --76 dBc With High Bias Setting
- -74 dBc With Low Bias Setting
- Wide Output Swing of $44 \mathrm{~V}_{\text {PP }}$ Differential Into a $200 \Omega$ Differential Load (VCC $= \pm 12 \mathrm{~V}$ )
- High Output Current of 600 mA (Typ)
- Wide Supply Voltage Range of $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$
- Pin Compatible with EL1503C and EL1508C
- Multiple Package Options
- Multiple Power Control Modes
- $11 \mathrm{~mA} / \mathrm{ch}$ Full Bias Mode
- $7.5 \mathrm{~mA} / \mathrm{ch}$ Mid Bias Mode
- $4 \mathrm{~mA} / \mathrm{ch}$ Low Bias Mode
- $0.25 \mathrm{~mA} / \mathrm{ch}$ Shutdown Mode
- IADJ Pin for User Controlled Bias Current
- Stable Operation Down to $3 \mathrm{~mA} / \mathrm{ch}$
- Low Noise for Increased Receiver Sensitivity
- $3.2 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ Voltage Noise
- $1.5 \mathrm{pA} / \sqrt{\mathrm{Hz}}$ Noninverting Current Noise
- $10 \mathrm{pA} / \sqrt{\mathrm{Hz}}$ Inverting Current Noise


## APPLICATIONS

## - Ideal for Full Rate ADSL Applications

## DESCRIPTION

The THS6182 is a current feedback differential line driver ideal for full rate ADSL systems. Its extremely low power dissipation is ideal for ADSL systems that must achieve high densities in ADSL central office rack applications. The unique architecture of the THS6182 allows the quiescent current to be much lower than existing line drivers while still achieving very high linearity without the need for excess open loop gain. Fixed multiple bias settings of the amplifiers allow for enhanced power savings for line lengths where the full performance of the amplifier is not required. To allow for even more flexibility and power savings, an $\mathrm{I}_{\text {ADJ }}$ pin is available to further lower the bias currents while maintaining stable operation with as little as 3 mA per channel. The wide output swing of 44 Vpp differentially with $\pm 12 \mathrm{~V}$ power supplies allows for more dynamic headroom, keeping distortion at a minimum. With a low $3.2 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ voltage noise coupled with a low $10 \mathrm{pA} / \sqrt{\mathrm{Hz}}$ inverting current noise, the THS6182 increases the sensitivity of the receive signals, allowing for better margins and reach.

## Typical ADSL CO Line Driver Circuit Utilizing Active Impedance



Thesedevices have limited built-inESD protection. The leads shouldbe shortedtogetheror the device placedinconductive foam during storage or handling to prevent electrostatic damage.

ORDERING INFORMATION

| PRODUCT | PACKAGE | $\begin{aligned} & \text { PACKAGE } \\ & \text { CODE } \end{aligned}$ | SYMBOL | $\mathrm{T}_{\mathrm{A}}$ | ORDER NUMBER | TRANSPORT MEDIA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| THS6182PwP | $\begin{aligned} & \text { TSSOP-20 } \\ & \text { PowerPAD } \end{aligned}$ | PWP-20 | THS6182 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | THS6182PWP | Tube |
|  |  |  |  |  | THS6182PWPR | Tape and reel |
| THS6182RGU | Leadless 24-pin 5,mm x 4, mm PowerPAD™ | RGU-24 | 6182 |  | THS6182RGUR | Tape and reel |
| THS6182D | SOIC-16 | D-16 | THS6182 |  | THS6182D | Tube |
|  |  |  |  |  | THS6832DR | Tape and reel |
| THS6182DW | SOIC-20 | DW-20 | THS6182 |  | THS6182DW | Tube |
|  |  |  |  |  | THS6182DWR | Tape and reel |

PACKAGE DISSIPATION RATINGS

| PACKAGE | $\mathbf{~} \mathbf{J A}$ | $\Theta_{\mathbf{J C}}$ | $\mathbf{T}_{\mathbf{A}} \leq \mathbf{2 5}{ }^{\circ} \mathbf{C}$ <br> POWER RATING(1) | $\mathbf{T}_{\mathbf{A}}=7 \mathbf{7 0}^{\circ} \mathbf{C}$ <br> POWER RATING(1) | $\mathbf{T}_{\mathbf{A}}=\mathbf{8 5}^{\circ} \mathbf{C}$ <br> POWER RATING(1) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RGU-24 |  | $1.7^{\circ} \mathrm{C} / \mathrm{W}$ | 3.28 W | 1.87 W | 1.41 W |
| PWP-20 | $32.6^{\circ} \mathrm{C} / \mathrm{W}$ | $1.4^{\circ} \mathrm{C} / \mathrm{W}$ | 3.22 W | 1.84 W | 1.38 W |
| $\mathrm{D}-16$ | $62.9^{\circ} \mathrm{C} / \mathrm{W}$ | $25.7^{\circ} \mathrm{C} / \mathrm{W}$ | 1.67 W | 0.95 W | 0.72 W |
| $\mathrm{DW}-20$ | $45.4^{\circ} \mathrm{C} / \mathrm{W}$ | $16.4^{\circ} \mathrm{C} / \mathrm{W}$ | 2.31 W | 1.32 W | 0.99 W |

(1) Power rating is determined with a junction temperature of $130^{\circ} \mathrm{C}$. This is the point where distortion starts to substantially increase. Thermal management of the final PCB should strive to keep the junction temperature at or below $125^{\circ} \mathrm{C}$ for best performance.

## ABSOLUTE MAXIMUM RATINGS

over operating free-air temperature range unless otherwise noted(1)

|  | THS6132 |
| :--- | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}(2)$ | $\pm 16.5 \mathrm{~V}$ |
| Input voltage, $\mathrm{V}_{\mathrm{I}}$ | $\pm \mathrm{V}_{\mathrm{CC}}$ |
| Output current, $\mathrm{IO}_{\mathrm{O}}(2)$ | 1000 mA |
| Differential input voltage, $\mathrm{V}_{\mathrm{IO}}$ | $\pm 2 \mathrm{~V}$ |
| Maximum junction temperature, $\mathrm{T}_{\mathrm{J}}$ (see Dissipation Rating Table for more information) | $150^{\circ} \mathrm{C}$ |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| Storage temperature, $\mathrm{T}_{\mathrm{Sgt}}$ | $65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Lead temperature, $1,6 \mathrm{~mm}(1 / 16-$ inch $)$ from case for 10 seconds | $300^{\circ} \mathrm{C}$ |
| ESD ratings | HBM |
|  | CDM |
|  | MM |

(1) Stresses beyondthose listedunder "absolute maximum ratings" may cause permanentdamage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) The THS6182 may incorporate a PowerPAD on the underside of the chip. This acts as a heatsink and must be connected to a thermally dissipating plane for proper power dissipation. Failure to do so may result in exceeding the maximum junction temperature that could permanently damage the device. See TI Technical Brief SLMA002 for more information about utilizing the PowerPAD thermally enhanced package.

THS6182
INSTRUMENTS
www.ti.com

## RECOMMENDED OPERATING CONDITIONS

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}+}$ to $\mathrm{V}_{\mathrm{CC}}-$ | Dual supply | $\pm 5$ | $\pm 12$ | $\pm 15$ | V |
|  | Single supply | 10 | 24 | 30 |  |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ |  | -40 |  | 85 | ${ }^{\circ} \mathrm{C}$ |

## ELECTRICAL CHARACTERISTICS

over recommended operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}= \pm 12 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=2 \mathrm{k} \Omega$, Gain $=+5, \mathrm{I}_{\mathrm{ADJ}}=\mathrm{Bias} 1=\mathrm{Bias} 2=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ (unless otherwise noted)

| NOISE/DISTORTION PERFORMANCE |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER |  |  | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| MTPR | Multitone power ratio |  | Gain =+9.5, 163 kHz to 1.1 MHz DMT, +20 dBm Line Power, See Figure 1 for circuit |  |  | -76 |  | dBc |
| Receive band spill-over |  |  | Gain $=+5,25 \mathrm{kHz}$ to 138 kHz with MTPR signal applied, See Figure 1 for circuit |  |  | -95 |  | dBc |
| HD | Harmonic distortion, $\mathrm{V}_{\mathrm{O}}(\mathrm{PP})=2 \mathrm{~V}$ |  | $2^{\text {nd }}$ harmonic | Differential load $=200 \Omega$ |  | -88 |  | dBc |
|  |  |  | Differential load $=50 \Omega$ |  | -70 |  |  |
|  |  |  | $3^{\text {rd }}$ harmonic | Differential load $=200 \Omega$ |  | -107 |  | dBc |
|  |  |  | Differential load $=50 \Omega$ |  | -84 |  |  |
| $\mathrm{V}_{\mathrm{n}}$ | Input voltage |  |  | $\mathrm{V}_{\mathrm{CC}}= \pm 5 \mathrm{~V}, \pm 12 \mathrm{~V}, \pm 15 \mathrm{~V}$ | $=100 \mathrm{kHz}$ |  | 3.2 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| 1 n | Input current noise | +Input | $\mathrm{V}_{\mathrm{CC}}= \pm 5 \mathrm{~V}, \pm 12 \mathrm{~V}, \pm 15 \mathrm{~V}, \mathrm{f}=100 \mathrm{kHz}$ |  |  | 1.5 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
|  |  | -Input |  |  |  | 10 |  |  |
| Crosstalk |  |  | $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{O}(\mathrm{PP})}=2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{CC}}= \pm 5 \mathrm{~V}, \pm 12 \mathrm{~V}, \pm 15 \mathrm{~V} \end{aligned}$ | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ |  | -65 |  | dBc |
|  |  |  | $\mathrm{R}_{\mathrm{L}}=25 \Omega$ |  | -60 |  | dBc |  |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{0}$ | Single-ended output voltage swing |  |  | $\mathrm{V}_{\mathrm{CC}}= \pm 5 \mathrm{~V}$ | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ | $\pm 3.9$ | $\pm 4.1$ |  | V |
|  |  |  | $\mathrm{R}_{\mathrm{L}}=25 \Omega$ |  | $\pm 3.7$ | $\pm 3.9$ |  |  |  |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}= \pm 12 \mathrm{~V}$ | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ | $\pm 10.8$ | $\pm 11.0$ |  | V |  |
|  |  |  | $\mathrm{R}_{\mathrm{L}}=25 \Omega$ | $\pm 10.2$ | $\pm 10.6$ |  |  |  |
|  |  |  | $\mathrm{V}_{\text {CC }}= \pm 15 \mathrm{~V}$ | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ | $\pm 13.6$ | $\pm 13.9$ |  | V |  |
|  |  |  | $\mathrm{R}_{\mathrm{L}}=25 \Omega$ | $\pm 12.9$ | $\pm 13.4$ |  |  |  |
| ${ }^{1} \mathrm{O}$ | Output current (1) |  |  | $\mathrm{R}_{\mathrm{L}}=5 \Omega$ | $\mathrm{V}_{\mathrm{CC}}= \pm 5 \mathrm{~V}$ | $\pm 350$ | $\pm 400$ |  | mA |
|  |  |  | $\mathrm{R}_{\mathrm{L}}=10 \Omega$ | $\mathrm{V}_{\mathrm{CC}}= \pm 12 \mathrm{~V}$ | $\pm 450$ | $\pm 600$ |  |  |  |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}= \pm 15 \mathrm{~V}$ | $\pm 450$ | $\pm 600$ |  |  |  |
| ${ }^{\text {I }}$ SC) | Short-circuit current (1) |  |  | $\mathrm{R}_{\mathrm{L}}=1 \Omega$ | $\mathrm{V}_{\mathrm{CC}}= \pm 12 \mathrm{~V}$ |  | 1000 |  | mA |
|  | Output resistance |  | Open-loop |  |  | 6 |  | $\Omega$ |  |
|  | Outputresistance-terminate mode |  | $\mathrm{f}=1 \mathrm{MHz}$, | Gain = +10 |  | 0.05 |  | $\Omega$ |  |
|  | Outputresistance-shutdown mode |  | $\mathrm{f}=1 \mathrm{MHz}$, | Open-loop |  | 8.5 |  | k $\Omega$ |  |

(1) A heatsink is rsequired to keep the junction temperature below absoulte maximum rating when an output is heavily loaded or shorted. See Absolute Maximum Ratings section for more information.

ELECTRICAL CHARACTERISTICS (continued)
over recommended operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}= \pm 12 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=2 \mathrm{k} \Omega$, Gain $=+5$, $\mathrm{I}_{\mathrm{ADJ}}=\mathrm{Bias} 1=\mathrm{Bias} 2=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ (unless otherwise noted)

| POWER SUPPLY |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | PARAMETER | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
|  | Operatingrange | Dual supply |  | $\pm 4.5$ | $\pm 12$ | $\pm 16.5$ | V |
|  |  | Single supply |  | 9.0 | 24 | 33 |  |
| ${ }^{\text {ICC }}$ | Quiescent current (each driver) ${ }^{(1)}$ Full-bias mode (Bias-1 = 0, Bias-2 $=0$ ) | $\mathrm{V}_{\mathrm{CC}}= \pm 5 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 8 | 9 10 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=$ full range |  |  |  |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}= \pm 12 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 11 | 12 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=$ full range |  |  | 12.5 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}= \pm 15 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 11.5 | 12.5 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=$ full range |  |  | 13 |  |
|  | Quiescent current (each driver) <br> Variable bias modes, $\mathrm{V}_{\mathrm{CC}}= \pm 12 \mathrm{~V}$ | Mid; Bias-1 = 1, Bias-2 = 0 |  |  | 7.5 | 8.5 | mA |
|  |  | Low; Bias-1 = 0, Bias-2 = 1 |  |  | 4 | 5 |  |
|  |  | Shutdown; Bias-1 = 1, Bias-2 = 1 |  |  | 0.25 | 0.9 |  |
| PSRR | Power supply rejection ratio$\left(\Delta \mathrm{V}_{\mathrm{CC}}(\mathrm{x})= \pm 1 \mathrm{~V}\right)$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}= \pm 5 \mathrm{~V}, \\ & \Delta \mathrm{~V}_{\mathrm{CC}}= \pm 0.5 \mathrm{~V} \end{aligned}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -63 | -69 |  | V |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=$ full range | -60 |  |  |  |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}= \pm 12 \mathrm{~V}, \pm 15 \mathrm{~V}, \\ & \Delta \mathrm{~V}_{\mathrm{CC}}= \pm 1 \mathrm{~V} \end{aligned}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -64 | -70 |  |  |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=$ full range | -61 |  |  |  |

(1) 0.5 mA flows from $\mathrm{V}_{\mathrm{CC}}+$ to GND for internal logic control bias.

| DYNAMIC PERFORMANCE |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | TEST CONDITIONS |  | MIN TYP | MAX | UNIT |
| BW Single-endedsmall-signalbandwidth | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ | Gain $=+1, \mathrm{RF}=1.2 \mathrm{k} \Omega$ | 100 |  | MHz |
|  |  | Gain $=+2, \mathrm{RF}=1 \mathrm{k} \Omega$ | 80 |  |  |
|  |  | Gain $=+5, \mathrm{RF}=1 \mathrm{k} \Omega$ | 35 |  |  |
|  |  | Gain $=+10, \mathrm{RF}=1 \mathrm{k} \Omega$ | 20 |  |  |
|  | $\mathrm{R}_{\mathrm{L}}=25 \Omega$ | Gain $=+1, \mathrm{RF}=1.5 \mathrm{k} \Omega$ | 65 |  | MHz |
|  |  | Gain $=+2, \mathrm{RF}=1 \mathrm{k} \Omega$ | 60 |  |  |
|  |  | Gain $=+5, \mathrm{RF}=1 \mathrm{k} \Omega$ | 40 |  |  |
|  |  | Gain $=+10, \mathrm{RF}=1 \mathrm{k} \Omega$ | 22 |  |  |
| SR Single-endedslew-rate(1) | $\mathrm{V}_{\mathrm{O}}=10 \mathrm{VPP}$, | Gain =+5 | 450 |  | V/us |

(2) Slew-rate is defined from the $25 \%$ to the $75 \%$ output levels

| DC PERFORMANCE |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | PARAMETER | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| VOS | Input offset voltage | $\mathrm{V}_{\mathrm{CC}}= \pm 5 \mathrm{~V}, \pm 12 \mathrm{~V}, \pm 15 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 1 | 20 | mV |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=$ full range |  |  | 25 |  |
|  | Differential offset voltage |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 0.5 | 10 |  |
|  |  |  | $\mathrm{T}_{\mathrm{A}}$ = full range |  |  | 15 |  |
|  | Offset drift |  | $\mathrm{T}_{\mathrm{A}}=$ full range |  | 50 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| ${ }_{\text {IB }}$ | -Input bias current | $\mathrm{V}_{\mathrm{CC}}= \pm 5 \mathrm{~V}, \pm 12 \mathrm{~V}, \pm 15 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 8 | 15 | $\mu \mathrm{A}$ |
|  | -Input bias current |  | $\mathrm{T}_{\mathrm{A}}=$ full range |  |  | 20 |  |
|  | + Input bias current |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 8 | 15 |  |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=$ full range |  |  | 20 |  |
| $\mathrm{Z}_{\mathrm{OL}}$ | Open loop transimpedance | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{C}}= \pm 12 \mathrm{~V}, \pm 15 \mathrm{~V}$, |  | 450 | 900 |  | k $\Omega$ |

THS6182
INSTRUMENTS
www.ti.com

## ELECTRICAL CHARACTERISTICS (CONTINUED)

over recommended operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}= \pm 12 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=2 \mathrm{k} \Omega$, Gain $=+5, \mathrm{I}_{\mathrm{ADJ}}=\operatorname{Bias} 1=\mathrm{Bias} 2=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ (unless otherwise noted)

| INPUT CHARACTERISTICS |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | TEST CONDITIONS |  | MIN TYP | MAX | UNIT |
| VICR Inputcommon-mo | $V_{C C}= \pm 5 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\pm 2.7 \quad \pm 3.0$ |  | V |
|  |  | $\mathrm{T}_{\mathrm{A}}=$ full range | $\pm 2.6$ |  |  |
|  | $\mathrm{V}_{\mathrm{CC}}= \pm 12 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\pm 9.5 \pm 9.8$ |  | V |
|  |  | $\mathrm{T}_{\mathrm{A}}=$ full range | $\pm 9.3$ |  |  |
|  | $V_{C C}= \pm 15 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\pm 12.4 \quad \pm 12.7$ |  | V |
|  |  | $\mathrm{T}_{\mathrm{A}}=$ full range | $\pm 12.1$ |  |  |
| Common-mode rejection ratio | $\mathrm{V}_{\mathrm{CC}}(\mathrm{L})= \pm 5 \mathrm{~V}, \pm 6 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $62 \quad 72$ |  | dB |
|  |  | $\mathrm{T}_{\mathrm{A}}=$ full range | 58 |  |  |
| Input resistance | + Input |  | 800 |  | k $\Omega$ |
|  | - Input |  | 30 |  | $\Omega$ |
| $\mathrm{C}_{1} \quad$ Inputcapacitance |  |  | 1.7 |  | pF |


| LOCAL CONTROL CHARACTERISTICS |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| $\mathrm{V}_{\text {IH }}$ | Bias pin voltage for logic 1 | Relative to GND pin voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Bias pin voltage for logic 0 | Relative to GND pin voltage |  |  | 0.8 | V |
| ${ }_{\text {IIH }}$ | Bias pin current for logic 1 | $\mathrm{V}_{\mathrm{IH}}=3.3 \mathrm{~V}, \quad \mathrm{GND}=0 \mathrm{~V}$ |  | 4 | 30 | $\mu \mathrm{A}$ |
| IIL | Bias pin current for logic 0 | $\mathrm{V}_{\mathrm{IL}}=0.5 \mathrm{~V}, \quad \mathrm{GND}=0 \mathrm{~V}$ |  | 1 | 10 | $\mu \mathrm{A}$ |
|  | Transition time-logic 0 to logic 1(1) |  |  | 1 |  | $\mu \mathrm{s}$ |
|  | Transition time-logic 1 to logic 0(1) |  |  | 1 |  | us |

(1) Transition time is defined as the time from when the logic signal is applied to the time when the supply current has reached half its final value.

| LOGIC TABLE |  |  |  |
| :---: | :---: | :--- | :--- |
| BIAS-1 | BIAS-2 | FUNCTION | DESCRIPTION |
| 0 | 0 | Full bias mode | Amplifiers ON with lowest distortion possible (default state) |
| 1 | 0 | Mid bias mode | Amplifiers ON with power savings with a reduction in distortion performance |
| 0 | 1 | Low bias mode | Amplifiers ON with enhanced power savings and a reduction of distortion performance |
| 1 | 1 | Shutdownmode | Amplifiers OFF and output has high impedance |

NOTE: The default state for all logic pins is a logic zero (0).


Figure 1. Single-Supply ADSL CO Line Driver Circuit Utilizing Active Impedance (SF = 4)

PIN ASSIGNMENTS

THS6182
TSSOP PowerPAD ${ }^{\text {TM }}$ (PWP) and SOIC-20 (DW) PACKAGE(1) (TOP VIEW)

(1) Product preview

THS6182
SOIC-16 (D) PACKAGE
(TOP VIEW)


THS6182
Leadless 24-pin PowerPAD ${ }^{\text {™ }}$ 5 mm X 4 mm (RGU) PACKAGE (TOP VIEW)

TYPICAL CHARACTERISTICS
Table of Graphs

|  |  | FIGURE |
| :---: | :---: | :---: |
| Output voltage headroom | vs Output current | 2 |
| Common-mode rejection ratio | vs Frequency | 3 |
| Crosstalk | vs Frequency | 4 |
| Total quiescent current |  | 5 |
| Large signal output amplitude | vs Frequency | 6-8 |
| Voltage and current noise | vs Frequency | 9 |
| Overdrive recovery |  | 10 |
| Power supply rejection ratio | vs Frequency | 11 |
| Outputamplitude | vs Frequency | 12-37 |
| Slew rate | vs Output voltage | 38 |
| Closed-loop outputimpedance | vs Frequency | 39 |
| Quiescent current | vs Supply voltage | 40 |
| Quiescent current | vs Temperature | 41 |
| Common-mode rejection ratio | vs Common-mode voltage | 42 |
| Input bias current | vs Temperature | 43 |
| Input offset voltage | vs Temperature | 44 |
| 2nd Harmonic distribution | vs Frequency | 45-52 |
| 3rd Harmonic distribution | vs Frequency | 53-60 |
| 2nd Harmonic distribution | vs Output voltage | 61-64 |
| 3rd Harmonic distribution | vs Output voltage | 65-68 |

## TYPICAL CHARACTERISTICS



Figure 2


Figure 5


Figure 3

LARGE SIGNAL OUTPUT AMPLITUDE
VS
FREQUENCY


Figure 6


Figure 4

LARGE SIGNAL OUTPUT AMPLITUDE VS
FREQUENCY


Figure 7


Figure 8


Figure 9


Figure 10




THS6182

SLLS544-SEPTEMBER 2002


SLLS544-SEPTEMBER 2002


THS6182

SLLS544-SEPTEMBER 2002


SLLS544-SEPTEMBER 2002


THS6182
INSTRUMENTS
www.ti.com

## MECHANICAL DATA

D (R-PDSO-G**) 8 PINS SHOWN


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion, not to exceed $0.006(0,15)$.
D. Falls within JEDEC MS-012


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed $0.006(0,15)$.
D. Falls within JEDEC MS-013

THS6182
INSTRUMENTS
www.ti.com

## MECHANICAL DATA

PWP (R-PDSO-G**)
PowerPAD ${ }^{\text {TM }}$ PLASTIC SMALL-OUTLINE
20 PINS SHOWN


| PIM | PINS ** | $\mathbf{1 4}$ | $\mathbf{1 6}$ | $\mathbf{2 0}$ | $\mathbf{2 4}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{A}$ MAX | 5,10 | 5,10 | 6,60 | 7,90 | 9,80 |
| A MIN | 4,90 | 4,90 | 6,40 | 7,70 | 9,60 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusions.
D. The package thermal performance may be enhanced by bonding the thermal pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected leads.
E. Falls within JEDEC MO-153

MECHANICAL DATA
RGU (R-PQFP-N24)
PLASTIC QUAD FLATPACK


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Quad Flatpack, No-leads (QFN) package configuration.
D. The package thermal performance may be enhanced by bonding the thermal die pad to an external thermal plane.
E. Falls within JEDEC MO-220.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:<br>Texas Instruments<br>Post Office Box 655303<br>Dallas, Texas 75265

