## **SN74GTLPH16612** 18-BIT LVTTL-TO-GTLP UNIVERSAL BUS TRANSCEIVER SCES326C - MARCH 2000 - REVISED AUGUST 2001 ### description The SN74GTLPH16612 is a medium-drive, 18-bit UBT™ transceiver that provides LVTTL-to-GTLP and GTLP-to-LVTTL signal-level translation. It allows for transparent, latched, clocked, or clock-enabled modes of data transfer. This device provides a high-speed interface between cards operating at LVTTL logic levels and backplanes operating at GTLP signal levels. High-speed (about two times faster than standard LVTTL or TTL) backplane operation is a direct result of the reduced output swing (<1 V), reduced input threshold levels, and OEC™ circuitry. These improvements minimize bus-settling time and have been designed and tested using several backplane models. GTLP is a TI™ derivative of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The ac specification of the SN74GTLPH16612 is given only at the preferred higher noise-margin GTLP, but the user has the flexibility of using this device at either GTL ( $V_{TT} = 1.2 \text{ V}$ and $V_{RFF} = 0.8 \text{ V}$ ) or GTLP ( $V_{TT} = 1.5 \text{ V}$ and $V_{RFF} = 1 \text{ V}$ ) signal levels. The B port normally operates at GTLP levels, while the A-port and control inputs are compatible with LVTTL logic levels and are 5-V tolerant. V<sub>RFF</sub> is the reference input voltage for the B port. To improve signal integrity, the SN74GTLPH16612 B-port output transition time is optimized for distributed backplane loads. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. OEC, TI, UBT, and Widebus are trademarks of Texas Instruments. ### description (continued) V<sub>CC</sub> (5 V) supplies the internal and GTLP circuitry, while V<sub>CC</sub> (3.3 V) supplies the LVTTL output buffers. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Active bus-hold circuitry holds unused or undriven LVTTL data inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. ### **ORDERING INFORMATION** | TA | PACKAGET | | PACKAGE† | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------|---------------|-------------------|------------|--------------------------|---------------------| | -40°C to 85°C | SSOP – DL | Tube | SN74GTLPH16612DL | GTLPH16612 | | | | | 330F - DL | Tape and reel | SN74GTLPH16612DLR | GILPHIO012 | | | | | TSSOP – DGG | Tape and reel | SN74GTLPH16612GR | GTLPH16612 | | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design quidelines are available at www.ti.com/sc/package. ### functional description The SN74GTLPH16612 is a medium-drive (34 mA), 18-bit UBT transceiver, containing D-type latches and D-type flip-flops to allow data flow in transparent, latched, clocked, and clock-enabled modes can replace any of the functions shown in Table 1. Data polarity is noninverting. Table 1. SN74GTLPH16612 UBT Transceiver Replacement Functions | FUNCTION | 8 BIT | 9 BIT | 10 BIT | 16 BIT | 18 BIT | | | | |------------------------------------------|-------------------------------------------------------------|-------|--------|------------------------|----------------|--|--|--| | Transceiver | '245, '623, '645 | '863 | '861 | '16245, '16623 | '16863 | | | | | Buffer/driver | '241, '244, '541 | | '827 | '16241, '16244, '16541 | '16825 | | | | | Latched transceiver | '543 | | | '16543 | '16472 | | | | | Latch | '373, '573 | '843 | '841 | '16373 | '16843 | | | | | Registered transceiver | '646, '652 | | | '16646, '16652 | '16474 | | | | | Flip-flop | '374, '574 | | '821 | '16374 | | | | | | Standard UBT | | | | | '16500, '16501 | | | | | Universal bus driver | | | | | '16835 | | | | | Registered transceiver with clock enable | '2952 | | | '16470, '16952 | | | | | | Flip-flop with clock enable | '377 | '823 | | | '16823 | | | | | Standard UBT with clock enable | | | | | '16600, '16601 | | | | | SN74GTLPH | SN74GTLPH16612 UBT transceiver replaces all above functions | | | | | | | | Data flow in each direction is controlled by the clock enables (CEAB and CEBA), latch enables (LEAB and LEBA), clock (CLKAB and CLKBA), and output enables (OEAB and OEBA). For A-to-B data flow, when $\overline{CEAB}$ is low, the device operates on the low-to-high transition of CLKAB for the flip-flop and on the high-to-low transition of LEAB for the latch path, i.e., if $\overline{CEAB}$ and LEAB are low, the A data is latched, regardless of the state of CLKAB (high or low) and if LEAB is high, the device is in transparent mode. When $\overline{OEAB}$ is low, the outputs are active. When $\overline{OEAB}$ is high, the outputs are in the high-impedance state. The data flow for B-to-A is similar to that of A-to-B, except that CEBA, OEBA, LEBA, and CLKBA are used. #### **FUNCTION TABLE**† | INPUTS | | | | | ОИТРИТ | MODE | |--------|------|------|------------|---|--------------------------------------|---------------------------| | CEAB | OEAB | LEAB | CLKAB | Α | В | MODE | | Х | Н | Х | Х | Х | Z | Isolation | | L | L | L | Н | Х | В <sub>0</sub> ‡<br>В <sub>0</sub> § | Latched storage of A data | | L | L | L | L | Χ | в <sub>0</sub> § | Latched Storage of A data | | Х | L | Н | Х | L | L | True transparent | | Х | L | Н | Χ | Н | Н | True transparent | | L | L | L | <b>↑</b> | L | L | Clocked storage of A data | | L | L | L | $\uparrow$ | Н | Н | Clocked storage of A data | | Н | Ĺ | Ĺ | Х | Х | В <sub>0</sub> § | Clock inhibit | <sup>&</sup>lt;sup>†</sup>A-to-B data flow is shown. B-to-A data flow is similar, but uses CEBA, OEBA, LEBA, and CLKBA. The condition when OEAB and OEBA are both low at the same time is not recommended. ## logic diagram (positive logic) <sup>&</sup>lt;sup>‡</sup> Output level before the indicated steady-state input conditions were established, provided that CLKAB was high before LEAB went low. <sup>§</sup> Output level before the indicated steady-state input conditions were established. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> : 3.3 V | 0.5 V to 4.6 V | |----------------------------------------------------------------------------------|----------------| | 5 V | 0.5 V to 7 V | | Input voltage range, V <sub>I</sub> (see Note 1): A port and control inputs | 0.5 V to 7 V | | B port and V <sub>REF</sub> | 0.5 V to 4.6 V | | Voltage range applied to any output in the high-impedance or power-off state, VO | | | (see Note 1): A port | 0.5 V to 7 V | | B port | 0.5 V to 4.6 V | | Current into any output in the low state, I <sub>O</sub> : A port | 128 mA | | B port | 80 mA | | Current into any A port output in the high state, I <sub>O</sub> (see Note 2) | 64 mA | | Continuous current through each V <sub>CC</sub> or GND | ±100 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –50 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): DGG package | 64°C/W | | DL package | 56°C/W | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. This current flows only when the output is in the high state and $V_O > V_{CC}$ . - 3. The package thermal impedance is calculated in accordance with JESD 51-7. ## recommended operating conditions (see Notes 4 through 7) | | | | MIN | NOM | MAX | UNIT | | |------|--------------------------------|---------------|-------------------------|-----|------------|------|--| | \/aa | Supply voltage | 3.3 V | 3.15 | 3.3 | 3.45 | V | | | Vcc | Supply voltage | 5 V | 4.75 | 5 | 5.25 | v | | | \/ | Termination voltage | GTL | 1.14 | 1.2 | 1.26 | V | | | VTT | Termination voltage | GTLP | 1.35 | 1.5 | 1.65 | | | | \/ | Reference voltage | GTL | 0.74 | 0.8 | 0.87 | V | | | VREF | Reference voltage | GTLP | 0.87 | 1 | 1.1 | | | | ٧, | Input voltage | B port | | | $V_{TT}$ | V | | | VI | | Except B port | | VCC | 5.5 | V | | | \/ | High-level input voltage | B port | V <sub>REF</sub> +50 mV | | | V | | | VIH | | Except B port | 2 | | | v | | | \/ | Low lovel input voltage | B port | | , | √REF-50 mV | V | | | VIL | Low-level input voltage | Except B port | | | 0.8 | V | | | lıK | Input clamp current | | | | -18 | mA | | | ІОН | High-level output current | A port | | | -32 | mA | | | la. | Low lovel output outropt | A port | | | 64 | m^ | | | lOL | Low-level output current | B port | | | 34 | mA | | | TA | Operating free-air temperature | | -40 | | 85 | °C | | - NOTES: 4. All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. - 5. Normal connection sequence is GND first, $V_{CC} = 5 \text{ V}$ second, and $V_{CC} = 3.3 \text{ V}$ , I/O, control inputs, $V_{TT}$ , and $V_{REF}$ (any order) last. - 6. VTT and RTT can be adjusted to accommodate backplane impedances if the dc recommended IOL ratings are not exceeded. - 7. $V_{\mbox{REF}}$ can be adjusted to optimize noise margins, but normally is two-thirds $V_{\mbox{TT}}$ . ## **SN74GTLPH16612** 18-BIT LVTTL-TO-GTLP UNIVERSAL BUS TRANSCEIVER SCES326C - MARCH 2000 - REVISED AUGUST 2001 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAN | PARAMETER TEST CONDITIONS | | MIN | TYP† | MAX | UNIT | | | |--------------------------|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|----------------------------------------------------------|---------------------------------|------|------------|----| | ۷ıK | | V <sub>CC</sub> (3.3 V) = 3.15 V, | V <sub>CC</sub> (5 V) = 4.75 V, | I <sub>I</sub> = -18 mA | | | -1.2 | V | | | | V <sub>CC</sub> (3.3 V) = 3.15 V to 3.4<br>V <sub>CC</sub> (5 V) = 4.75 V to 5.25 | | I <sub>OH</sub> = -100 μA | V <sub>CC</sub> (3.3 V)<br>-0.2 | | | ., | | VOH | A port | V <sub>CC</sub> (3.3 V) = 3.15 V, | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | $I_{OH} = -8 \text{ mA}$ | 2.4 | | | V | | | | VCC (0.5 V) = 0.15 V, VCC (0 V) = 4.75 V | $V_{CC}$ (5 V) = 4.75 V | I <sub>OH</sub> = -32 mA | 2 | | | | | | | | | I <sub>OL</sub> = 100 μA | | | 0.2 | | | | A port | V <sub>CC</sub> (3.3 V) = 3.15 V, | V <sub>CC</sub> (5 V) = 4.75 V | I <sub>OL</sub> = 16 mA | | | 0.4 | | | $V_{OL}$ | A poit | VCC (3.3 V) = 3.13 V, | vCC (3 v) = 4.73 v | $I_{OL} = 32 \text{ mA}$ | | | 0.5 | V | | | | | | $I_{OL} = 64 \text{ mA}$ | | | 0.55 | | | | B port | $V_{CC}$ (3.3 V) = 3.15 V, | $V_{CC}$ (5 V) = 4.75 V, | $I_{OL} = 34 \text{ mA}$ | | | 0.65 | | | | Control inputs $V_{CC}(3.3 \text{ V}) = 0 \text{ or } 3.45 \text{ V}, V_{CC}(5 \text{ V}) = 0 \text{ or } 5.25 \text{ V},$ | | V <sub>I</sub> = 5.5 V | | | 10 | | | | | | port V <sub>CC</sub> (3.3 V) = 3.45 V, | | V <sub>I</sub> = 5.5 V | | | 20 | | | IĮ | A port | | $V_{CC}$ (5 V) = 5.25 V | V <sub>I</sub> = V <sub>CC</sub> (3.3 V) | | | 1 | μΑ | | | | | | V <sub>I</sub> = 0 | | | -30 | | | | V (0.0.V) 0.45 V (5.V) 5.05 V | $V_{I} = V_{CC} (3.3 \text{ V})$ | | | 5 | | | | | | B port | $V_{CC}$ (3.3 V) = 3.45 V, | $V_{CC}$ (5 V) = 5.25 V | V <sub>I</sub> = 0 | | | <b>-</b> 5 | | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_{I}$ or $V_{O} = 0$ to 4.5 V | | | | 100 | μΑ | | | | | | V <sub>I</sub> = 0.8 V | 75 | | | | | I <sub>I(hold)</sub> | A port | $V_{CC}$ (3.3 V) = 3.15 V, | $V_{CC}$ (5 V) = 4.75 V | V <sub>I</sub> = 2 V | <b>–</b> 75 | | | μΑ | | | | | | $V_{I} = 0 \text{ to } V_{CC}(3.3 \text{ V})^{\ddagger}$ | | | ±500 | | | 10711 | A port | $V_{CC}$ (3.3 V) = 3.45 V, | $V_{CC}$ (5 V) = 5.25 V, | $V_{O} = V_{CC} (3.3 \text{ V})$ | | | 1 | μΑ | | lozh | B port | $V_{CC}$ (3.3 V) = 3.45 V, | $V_{CC}$ (5 V) = 5.25 V, | V <sub>O</sub> = 1.5 V | | | 10 | μΑ | | 1071 | A port | $V_{CC}$ (3.3 V) = 3.45 V, | $V_{CC}$ (5 V) = 5.25 V, | V <sub>O</sub> = 0 | | | -1 | μΑ | | IOZL | B port | $V_{CC}$ (3.3 V) = 3.45 V, | $V_{CC}$ (5 V) = 5.25 V, | V <sub>O</sub> = 0.65 V | | | -10 | μΛ | | | | ., (2.2.1) | (5)() 5 05 1/ 1 0 | Outputs high | | | 1 | | | (3.3 V) | A or B<br>port | $V_{CC}$ (3.3 V) = 3.45 V, $V_{CC}$ V <sub>I</sub> = $V_{CC}$ (3.3 V) or GND§, | (5 V) = 5.25 V, IO = 0,<br>VI = VTT or GND¶ | Outputs low | | | 5 | mA | | (0.0 1) | Port | 1, 1,00 (0.0 1) 0. 0.13 1, | ., .,, ., | Outputs disabled | | | 1 | | | | A D | V (0.0.V) 0.45.V.V | /E.V.) = 0.E.V. 0 | Outputs high | | | 120 | | | I <sub>CC</sub><br>(5 V) | A or B<br>port | $V_{CC}$ (3.3 V) = 3.45 V, $V_{CC}$ (5 V) = 5.25 V, $I_{O}$ = 0, $V_{I}$ = $V_{CC}$ (3.3 V) or GND $\S$ , $V_{I}$ = $V_{TT}$ or GND $\P$ | | Outputs low | | | 120 | mA | | (0 1) | Port | 17 100 (0.0 1) 0. 0.15 1, | ., .,, | Outputs disabled | | | 120 | | | ΔICC (3. | .3 V)# | VCC (3.3 V) = 3.45 V, VCC<br>Other A-port or control input | | or control input at 2.7 V, | | | 1 | mA | | C <sub>i</sub> | Control inputs | V <sub>I</sub> = 3.15 V or 0 | | | 4 | | pF | | | C | A port | V <sub>O</sub> = 3.15 V or 0 | | | | 8.5 | | הר | | C <sub>io</sub> | B port | V <sub>O</sub> = 1.5 V or 0 | | | 8 | | pF | | <sup>†</sup> All typical values are at V<sub>CC</sub> (3.3 V) = 3.3 V, V<sub>CC</sub> (5 V) = 5 V, T<sub>A</sub> = 25°C. ‡ This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to another. <sup>§</sup> This is the V<sub>I</sub> for A-port or control inputs. <sup>¶</sup> This is the V<sub>I</sub> for B port. <sup>#</sup>This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. # timing requirements over recommended ranges of supply voltage and operating free-air temperature, $V_{TT}$ = 1.5 V and $V_{REF}$ = 1 V for GTLP (unless otherwise noted) (see Figure 1) | | | | MIN | MAX | UNIT | | |-----------------|----------------------------|----------------------------|-----|-----|------|--| | fclock | Clock frequency | | | 85 | MHz | | | | Pulse duration | LEAB or LEBA high | 3.3 | | | | | t <sub>W</sub> | Pulse duration | CLKAB or CLKBA high or low | 5.7 | | ns | | | | | A before CLKAB↑ | 1 | | | | | | t <sub>su</sub> Setup time | B before CLKBA↑ | 1.8 | | | | | | | A before LEAB↓ | 0.5 | | ns | | | <sup>t</sup> su | | B before LEBA↓ | 1.2 | | | | | | | CEAB before CLKAB↑ | 1.2 | | | | | | | CEBA before CLKBA↑ | 1.4 | | | | | | | A after CLKAB↑ | 1.9 | | | | | | | B after CLKBA↑ | 0.5 | | | | | th | Hold time | A after LEAB↓ | 2.7 | | ns | | | | | B after LEBA↓ | 3.5 | | | | | | | CEAB after CLKAB↑ | 1.2 | | | | | | | CEBA after CLKBA↑ | 1.1 | | | | # switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $V_{TT}$ = 1.5 V and $V_{REF}$ = 1 V for GTLP (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | түр† | MAX | UNIT | |------------------|-----------------------|---------------------|-----|------|------|-----------| | f <sub>max</sub> | | | 85 | | | MHz | | <sup>t</sup> PLH | Δ. | В | 2.5 | | 6.9 | | | <sup>t</sup> PHL | Α | D | 2.5 | | 6.9 | 6.9 ns | | <sup>t</sup> PLH | LEAB | В | 3.2 | | 7.3 | ns | | <sup>t</sup> PHL | LEAD | Б | 3.2 | | 7.3 | 115 | | <sup>t</sup> PLH | CLKAB | В | 3.4 | | 7.8 | | | <sup>t</sup> PHL | CLNAB | В | 3.4 | | 7.8 | 7.8 ns | | t <sub>en</sub> | OFAR | В | 2.8 | | 7 ns | | | t <sub>dis</sub> | OEAB | Б | 2.8 | | | | | t <sub>r</sub> | Transition time, B ou | utputs (20% to 80%) | | 2.6 | | ns | | t <sub>f</sub> | Transition time, B ou | utputs (80% to 20%) | | 2.6 | | ns | | <sup>t</sup> PLH | | | 1.5 | | 5.7 | | | <sup>t</sup> PHL | В | А | 1.5 | | 5.7 | ns | | tPLH | LEBA | Δ. | 1.8 | | 5.7 | | | <sup>t</sup> PHL | LEDA | А | 1.8 | | 5.7 | ns | | <sup>t</sup> PLH | 011/04 | Λ | 2.3 | | 5.5 | | | <sup>t</sup> PHL | CLKBA | А | 2.3 | | 5.5 | ns<br>5.5 | | t <sub>en</sub> | ŌĒBĀ | ۸ | 1.8 | | 6.1 | | | <sup>t</sup> dis | OEDA | А | 1.8 | | 6.1 | ns | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ (3.3 V) = 3.3 V, $V_{CC}$ (5 V) = 5 V, $T_A$ = 25°C. ### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \,\Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuits and Voltage Waveforms ### DISTRIBUTED-LOAD BACKPLANE SWITCHING CHARACTERISTICS The previous switching characteristics table shows the switching characteristics of the device into a lumped load (Figure 1). However, the designer's backplane application probably is a distributed load. The physical representation is shown in Figure 2. This backplane, or distributed load, can be approximated closely to an RLC circuit, as shown in Figure 3. This device has been designed for optimum performance in this RLC circuit. The following switching characteristics table shows the switching characteristics of the device into the RLC load, to help the designer better understand the performance of the GTLP device in this typical backplane. See www.ti.com/sc/gtlp for more information. From Output Under Test Under Test CL = 9 pF Figure 2. Medium-Drive Test Backplane Figure 3. Medium-Drive RLC Network switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $V_{TT} = 1.5 \text{ V}$ and $V_{REF} = 1 \text{ V}$ for GTLP (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | түр† | UNIT | | |------------------|--------------------|------------------|-----|------|-------|--| | fmax | | | 85 | | MHz | | | <sup>t</sup> PLH | А В | | | 3.6 | nc | | | <sup>t</sup> PHL | ζ | В | | 3.6 | ns | | | <sup>t</sup> PLH | LEAB | В | | 4.3 | ns | | | <sup>t</sup> PHL | LLAB | В | | 4.3 | | | | <sup>t</sup> PLH | CLKAB | В | | 4.4 | ns | | | <sup>t</sup> PHL | CLNAB | В | | 4.4 | ] ""5 | | | t <sub>en</sub> | <del>OEAB</del> | В | | 4.1 | | | | <sup>t</sup> dis | OEAB | В | | 4.3 | ns | | | t <sub>r</sub> | Rise time, B outp | uts (20% to 80%) | | 1.4 | ns | | | t <sub>f</sub> | Fall time, B outpu | uts (80% to 20%) | | 2.1 | ns | | <sup>&</sup>lt;sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. All values are derived from TI SPICE models. ### DL (R-PDSO-G\*\*) ### **48 PINS SHOWN** ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). D. Falls within JEDEC MO-118 ## DGG (R-PDSO-G\*\*) ### PLASTIC SMALL-OUTLINE PACKAGE ### **48 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2002, Texas Instruments Incorporated